blob: 132e812dfad27383bf4bca2aed0e27bf04e36053 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
Subrata Banik6526e782022-10-26 20:06:42 +053010 select X86_INIT_NEED_1_SIPI
Bora Guvendik2c805b92022-06-08 15:55:52 -070011 help
12 Intel Raptorlake support. Mainboards using RPL should select
13 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
14
Varshit Pandyab5df56f2021-01-18 09:44:35 +053015config SOC_INTEL_ALDERLAKE_PCH_M
16 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010017 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053018 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010019 Choose this option if your mainboard has a PCH-M chipset.
20
Usha P78c9b672021-11-30 11:27:38 +053021config SOC_INTEL_ALDERLAKE_PCH_N
22 bool
23 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020024 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053025 help
26 Choose this option if your mainboard has a PCH-N chipset.
27
Angel Ponsdb925aa2021-12-01 11:44:09 +010028config SOC_INTEL_ALDERLAKE_PCH_P
29 bool
30 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020031 select HAVE_INTEL_FSP_REPO
32 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010033 help
34 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053035
Michał Żygowskia1636d72022-04-07 14:56:10 +020036config SOC_INTEL_ALDERLAKE_PCH_S
37 bool
38 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020039 select HAVE_INTEL_FSP_REPO
40 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020041 help
42 Choose this option if your mainboard has a PCH-S chipset.
43
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044if SOC_INTEL_ALDERLAKE
45
46config CPU_SPECIFIC_OPTIONS
47 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020048 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053049 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020050 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053051 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053052 select CACHE_MRC_SETTINGS
53 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020055 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020056 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053057 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080058 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010059 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053061 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053062 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053063 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053064 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053065 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000067 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053068 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010069 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053073 select INTEL_GMA_ACPI
74 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053075 select INTEL_GMA_OPREGION_2_1
Subrata Banikc8b840f2022-12-31 14:47:55 +053076 select INTEL_TXT_LIB
Subrata Banik292afef2020-09-09 13:34:18 +053077 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053078 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020079 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053080 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070082 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053083 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053084 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053085 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053086 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053087 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010088 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060089 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060090 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
91 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053092 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053093 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053094 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053095 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053096 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010097 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053098 select SOC_INTEL_COMMON_BLOCK_DTT
99 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +0000100 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530101 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +0530102 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +0530103 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530104 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200105 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600106 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800107 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530108 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700109 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530110 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530111 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530112 select SOC_INTEL_COMMON_BLOCK_SMM
113 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530114 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700115 select SOC_INTEL_COMMON_BLOCK_XHCI
116 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530117 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530118 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200119 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530120 select SOC_INTEL_COMMON_RESET
Tracy Wu387ec912022-12-22 16:28:15 +0800121 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600122 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530123 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530124 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530125 select SSE2
126 select SUPPORT_CPU_UCODE_IN_CBFS
127 select TSC_MONOTONIC_TIMER
128 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530129 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +0200130 select VBOOT_LIB
Subrata Banik2871e0e2020-09-27 11:30:58 +0530131
Michał Żygowski9df95d92022-04-08 17:02:35 +0200132config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
133 bool
134 default y if !SOC_INTEL_ALDERLAKE_PCH_S
135 default n if SOC_INTEL_ALDERLAKE_PCH_S
136 select SOC_INTEL_COMMON_BLOCK_TCSS
137 select SOC_INTEL_COMMON_BLOCK_USB4
138 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
139 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
140
Reka Normane790f922022-04-06 20:33:54 +1000141config ALDERLAKE_CONFIGURE_DESCRIPTOR
142 bool
143 help
144 Select this if the descriptor needs to be updated at runtime. This
145 can only be done if the descriptor region is writable, and should only
146 be used as a temporary workaround.
147
Subrata Banik095e2a72021-07-05 20:56:15 +0530148config ALDERLAKE_CAR_ENHANCED_NEM
149 bool
150 default y if !INTEL_CAR_NEM
151 select INTEL_CAR_NEM_ENHANCED
152 select CAR_HAS_SF_MASKS
153 select COS_MAPPED_TO_MSB
154 select CAR_HAS_L3_PROTECTED_WAYS
155
Subrata Banik2871e0e2020-09-27 11:30:58 +0530156config MAX_CPUS
157 int
158 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530159
160config DCACHE_RAM_BASE
161 default 0xfef00000
162
163config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530164 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530165 help
166 The size of the cache-as-ram region required during bootblock
167 and/or romstage.
168
169config DCACHE_BSP_STACK_SIZE
170 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530171 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530172 help
173 The amount of anticipated stack usage in CAR by bootblock and
174 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530175 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530176 (~1KiB).
177
178config FSP_TEMP_RAM_SIZE
179 hex
180 default 0x20000
181 help
182 The amount of anticipated heap usage in CAR by FSP.
183 Refer to Platform FSP integration guide document to know
184 the exact FSP requirement for Heap setup.
185
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700186config CHIPSET_DEVICETREE
187 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200188 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700189 default "soc/intel/alderlake/chipset.cb"
190
Subrata Banik683c95e2020-12-19 19:36:45 +0530191config EXT_BIOS_WIN_BASE
192 default 0xf8000000
193
194config EXT_BIOS_WIN_SIZE
195 default 0x2000000
196
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530197config IFD_CHIPSET
198 string
199 default "adl"
200
201config IED_REGION_SIZE
202 hex
203 default 0x400000
204
205config HEAP_SIZE
206 hex
207 default 0x10000
208
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700209# Intel recommends reserving the following resources per PCIe TBT root port,
210# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
211# - 42 buses
212# - 194 MiB Non-prefetchable memory
213# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700214if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700215
216config PCIEXP_HOTPLUG_BUSES
217 int
218 default 42
219
220config PCIEXP_HOTPLUG_MEM
221 hex
222 default 0xc200000
223
224config PCIEXP_HOTPLUG_PREFETCH_MEM
225 hex
226 default 0x1c000000
227
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700228endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700229
Subrata Banik85144d92021-01-09 16:17:45 +0530230config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530231 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530232 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530233 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100234 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200235 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530236
Subrata Banik85144d92021-01-09 16:17:45 +0530237config MAX_CPU_ROOT_PORTS
238 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530239 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530240 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200241 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530242
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530243config MAX_TBT_ROOT_PORTS
244 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200245 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530246 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
247 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
248
Subrata Banik85144d92021-01-09 16:17:45 +0530249config MAX_ROOT_PORTS
250 int
251 default MAX_PCH_ROOT_PORTS
252
Subrata Banikcffc9382021-01-29 18:41:35 +0530253config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530254 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530255 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530256 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700257 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100258 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700259 help
260 With external clock buffer, Alderlake-P can support up to three additional source clocks.
261 This is done by setting the corresponding GPIO pin(s) to native function to use as
262 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
263 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530264
265config MAX_PCIE_CLOCK_REQ
266 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100267 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530268 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100269 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200270 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530271
272config SMM_TSEG_SIZE
273 hex
274 default 0x800000
275
276config SMM_RESERVED_SIZE
277 hex
278 default 0x200000
279
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530280config PCR_BASE_ADDRESS
281 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200282 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530283 default 0xfd000000
284 help
285 This option allows you to select MMIO Base Address of sideband bus.
286
Shelley Chen4e9bb332021-10-20 15:43:45 -0700287config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530288 default 0xc0000000
289
290config CPU_BCLK_MHZ
291 int
292 default 100
293
294config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
295 int
296 default 120
297
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200298config CPU_XTAL_HZ
299 default 38400000
300
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530301config SOC_INTEL_UFS_CLK_FREQ_HZ
302 int
303 default 19200000
304
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530305config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
306 int
307 default 133
308
309config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
310 int
311 default 7
312
313config SOC_INTEL_I2C_DEV_MAX
314 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530315 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530316
Sean Rhodes0a162912022-05-21 10:38:09 +0100317config SOC_INTEL_ALDERLAKE_S3
318 bool
319 default n
320 help
321 Select if using S3 instead of S0ix to disable D3Cold.
322
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200323config ENABLE_SATA_TEST_MODE
324 bool "Enable test mode for SATA margining"
325 default n
326 help
327 Enable SATA test mode in FSP-S.
328
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530329config SOC_INTEL_UART_DEV_MAX
330 int
331 default 7
332
333config CONSOLE_UART_BASE_ADDRESS
334 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800335 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530336 depends on INTEL_LPSS_UART_FOR_CONSOLE
337
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530338config VBT_DATA_SIZE_KB
339 int
340 default 9
341
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530342# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200343# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700344# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530345config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
346 hex
347 default 0x25a
348
349config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
350 hex
351 default 0x7fff
352
Subrata Banik292afef2020-09-09 13:34:18 +0530353config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530354 select VBOOT_MUST_REQUEST_DISPLAY
355 select VBOOT_STARTS_IN_BOOTBLOCK
356 select VBOOT_VBNV_CMOS
357 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530358 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530359
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530360# Default hash block size is 1KiB. Increasing it to 4KiB to improve
361# hashing time as well as read time. This helps in improving
362# boot time for Alder Lake.
363config VBOOT_HASH_BLOCK_SIZE
364 hex
365 default 0x1000
366
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530367config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530368 default 0x200000
369
370config PRERAM_CBMEM_CONSOLE_SIZE
371 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530372 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530373
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200374config FSP_TYPE_IOT
375 bool
376 default n
377 help
378 This option allows to select FSP IOT type from 3rdparty/fsp repo
379
Subrata Banikee735942020-09-07 17:52:23 +0530380config FSP_HEADER_PATH
381 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530382 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700383 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200384 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
385 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200386 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
387 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530388 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
389
390config FSP_FD_PATH
391 string
392 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200393 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
394 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200395 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
396 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530397
398config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
399 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000400 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530401 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800402 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530403 default 0
404 help
405 This is to control debug interface on SOC.
406 Setting non-zero value will allow to use DBC or DCI to debug SOC.
407 PlatformDebugConsent in FspmUpd.h has the details.
408
409 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800410 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
411 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800412
413config DATA_BUS_WIDTH
414 int
415 default 128
416
417config DIMMS_PER_CHANNEL
418 int
419 default 2
420
421config MRC_CHANNEL_WIDTH
422 int
423 default 16
424
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530425config ACPI_ADL_IPU_ES_SUPPORT
426 def_bool n
427 help
428 Enables ACPI entry to provide silicon type information to IPU kernel driver.
429
Sean Rhodes060df172022-05-21 10:39:27 +0100430config SOFTWARE_CONNECTION_MANAGER
431 default y if CHROMEOS
432
Subrata Banika00db942022-10-12 14:24:41 +0530433config ALDERLAKE_ENABLE_SOC_WORKAROUND
434 bool
435 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530436 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530437 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
438 help
439 Selects the workarounds applicable for Alder Lake SoC.
440
Subrata Banikceaf9d12022-06-05 19:33:33 +0530441choice
442 prompt "Multiprocessor (MP) Initialization configuration to use"
443 default USE_FSP_MP_INIT
444
445config USE_FSP_MP_INIT
446 bool "Use FSP MP init"
447 select MP_SERVICES_PPI_V2
448 help
449 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
450
451config USE_COREBOOT_MP_INIT
452 bool "Use coreboot MP init"
Subrata Banik8409f152022-08-15 17:08:13 +0530453 # FSP assumes ownership of the APs (Application Processors)
454 # upon passing `NULL` pointer to the CpuMpPpi FSP-S UPD.
455 # Hence, select `MP_SERVICES_PPI_V2_NOOP` config to pass a valid
456 # pointer to the CpuMpPpi UPD with FSP_UNSUPPORTED type APIs.
457 # This will protect APs from getting hijacked by FSP while coreboot
458 # decides to set SkipMpInit UPD.
459 select MP_SERVICES_PPI_V2_NOOP
Subrata Banikceaf9d12022-06-05 19:33:33 +0530460 select RELOAD_MICROCODE_PATCH
461 help
462 Upon selection, coreboot performs MP Init.
463
464endchoice
465
Furquan Shaikhf888c682021-10-05 21:37:33 -0700466if STITCH_ME_BIN
467
468config CSE_BPDT_VERSION
469 default "1.7"
470
471endif
472
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530473config SI_DESC_REGION
474 string "Descriptor Region name"
475 default "SI_DESC"
476 help
477 Name of Descriptor Region in the FMAP
478
479config SI_DESC_REGION_SZ
480 int
481 default 4096
482 help
483 Size of Descriptor Region in the FMAP
484
Kangheui Won96787222022-06-28 15:52:43 +1000485config BUILDING_WITH_DEBUG_FSP
486 bool "Debug FSP is used for the build"
487 default n
488 help
489 Set this option if debug build of FSP is used.
490
Tim Crawfordc6529c72022-11-01 11:42:28 -0600491config INTEL_GMA_BCLV_OFFSET
492 default 0xc8258
493
494config INTEL_GMA_BCLV_WIDTH
495 default 32
496
497config INTEL_GMA_BCLM_OFFSET
498 default 0xc8254
499
500config INTEL_GMA_BCLM_WIDTH
501 default 32
502
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530503endif