blob: 1474ce84a24d2dc3b462b9fd9a801014bda246c5 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
10 help
11 Intel Raptorlake support. Mainboards using RPL should select
12 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
13
Varshit Pandyab5df56f2021-01-18 09:44:35 +053014config SOC_INTEL_ALDERLAKE_PCH_M
15 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010016 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053017 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010018 Choose this option if your mainboard has a PCH-M chipset.
19
Usha P78c9b672021-11-30 11:27:38 +053020config SOC_INTEL_ALDERLAKE_PCH_N
21 bool
22 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020023 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053024 help
25 Choose this option if your mainboard has a PCH-N chipset.
26
Angel Ponsdb925aa2021-12-01 11:44:09 +010027config SOC_INTEL_ALDERLAKE_PCH_P
28 bool
29 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020030 select HAVE_INTEL_FSP_REPO
31 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010032 help
33 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053034
Michał Żygowskia1636d72022-04-07 14:56:10 +020035config SOC_INTEL_ALDERLAKE_PCH_S
36 bool
37 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020038 select HAVE_INTEL_FSP_REPO
39 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020040 help
41 Choose this option if your mainboard has a PCH-S chipset.
42
Subrata Banikb3ced6a2020-08-04 13:34:03 +053043if SOC_INTEL_ALDERLAKE
44
45config CPU_SPECIFIC_OPTIONS
46 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020047 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053048 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020049 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053051 select CACHE_MRC_SETTINGS
52 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020054 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020055 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053056 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080057 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053059 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053060 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053061 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053062 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053063 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000065 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010067 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053068 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053069 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select INTEL_GMA_ACPI
72 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053073 select INTEL_GMA_OPREGION_2_1
Subrata Banik292afef2020-09-09 13:34:18 +053074 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020076 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053077 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070079 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053080 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053082 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053083 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053084 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010085 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060086 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060087 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
88 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053089 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053090 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053091 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053092 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053093 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010094 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053095 select SOC_INTEL_COMMON_BLOCK_DTT
96 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000097 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053098 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053099 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +0530100 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530101 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200102 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600103 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800104 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530105 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700106 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530107 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530108 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530109 select SOC_INTEL_COMMON_BLOCK_SMM
110 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530111 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700112 select SOC_INTEL_COMMON_BLOCK_XHCI
113 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530114 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530115 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200116 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530117 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530118 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600119 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700120 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530121 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530122 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530123 select SSE2
124 select SUPPORT_CPU_UCODE_IN_CBFS
125 select TSC_MONOTONIC_TIMER
126 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530127 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +0200128 select VBOOT_LIB
Subrata Banik2871e0e2020-09-27 11:30:58 +0530129
Michał Żygowski9df95d92022-04-08 17:02:35 +0200130config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
131 bool
132 default y if !SOC_INTEL_ALDERLAKE_PCH_S
133 default n if SOC_INTEL_ALDERLAKE_PCH_S
134 select SOC_INTEL_COMMON_BLOCK_TCSS
135 select SOC_INTEL_COMMON_BLOCK_USB4
136 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
137 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
138
Reka Normane790f922022-04-06 20:33:54 +1000139config ALDERLAKE_CONFIGURE_DESCRIPTOR
140 bool
141 help
142 Select this if the descriptor needs to be updated at runtime. This
143 can only be done if the descriptor region is writable, and should only
144 be used as a temporary workaround.
145
Subrata Banik095e2a72021-07-05 20:56:15 +0530146config ALDERLAKE_CAR_ENHANCED_NEM
147 bool
148 default y if !INTEL_CAR_NEM
149 select INTEL_CAR_NEM_ENHANCED
150 select CAR_HAS_SF_MASKS
151 select COS_MAPPED_TO_MSB
152 select CAR_HAS_L3_PROTECTED_WAYS
153
Subrata Banik2871e0e2020-09-27 11:30:58 +0530154config MAX_CPUS
155 int
156 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530157
158config DCACHE_RAM_BASE
159 default 0xfef00000
160
161config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530162 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530163 help
164 The size of the cache-as-ram region required during bootblock
165 and/or romstage.
166
167config DCACHE_BSP_STACK_SIZE
168 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530169 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530170 help
171 The amount of anticipated stack usage in CAR by bootblock and
172 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530173 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530174 (~1KiB).
175
176config FSP_TEMP_RAM_SIZE
177 hex
178 default 0x20000
179 help
180 The amount of anticipated heap usage in CAR by FSP.
181 Refer to Platform FSP integration guide document to know
182 the exact FSP requirement for Heap setup.
183
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700184config CHIPSET_DEVICETREE
185 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200186 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700187 default "soc/intel/alderlake/chipset.cb"
188
Subrata Banik683c95e2020-12-19 19:36:45 +0530189config EXT_BIOS_WIN_BASE
190 default 0xf8000000
191
192config EXT_BIOS_WIN_SIZE
193 default 0x2000000
194
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530195config IFD_CHIPSET
196 string
197 default "adl"
198
199config IED_REGION_SIZE
200 hex
201 default 0x400000
202
203config HEAP_SIZE
204 hex
205 default 0x10000
206
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700207# Intel recommends reserving the following resources per PCIe TBT root port,
208# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
209# - 42 buses
210# - 194 MiB Non-prefetchable memory
211# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700212if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700213
214config PCIEXP_HOTPLUG_BUSES
215 int
216 default 42
217
218config PCIEXP_HOTPLUG_MEM
219 hex
220 default 0xc200000
221
222config PCIEXP_HOTPLUG_PREFETCH_MEM
223 hex
224 default 0x1c000000
225
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700226endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700227
Subrata Banik85144d92021-01-09 16:17:45 +0530228config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530229 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530230 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530231 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100232 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200233 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530234
Subrata Banik85144d92021-01-09 16:17:45 +0530235config MAX_CPU_ROOT_PORTS
236 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530237 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530238 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200239 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530240
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530241config MAX_TBT_ROOT_PORTS
242 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200243 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530244 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
245 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
246
Subrata Banik85144d92021-01-09 16:17:45 +0530247config MAX_ROOT_PORTS
248 int
249 default MAX_PCH_ROOT_PORTS
250
Subrata Banikcffc9382021-01-29 18:41:35 +0530251config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530252 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530253 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530254 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200255 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700256 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
257 help
258 With external clock buffer, Alderlake-P can support up to three additional source clocks.
259 This is done by setting the corresponding GPIO pin(s) to native function to use as
260 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
261 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530262
263config MAX_PCIE_CLOCK_REQ
264 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100265 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530266 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100267 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200268 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530269
270config SMM_TSEG_SIZE
271 hex
272 default 0x800000
273
274config SMM_RESERVED_SIZE
275 hex
276 default 0x200000
277
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530278config PCR_BASE_ADDRESS
279 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200280 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530281 default 0xfd000000
282 help
283 This option allows you to select MMIO Base Address of sideband bus.
284
Shelley Chen4e9bb332021-10-20 15:43:45 -0700285config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530286 default 0xc0000000
287
288config CPU_BCLK_MHZ
289 int
290 default 100
291
292config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
293 int
294 default 120
295
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200296config CPU_XTAL_HZ
297 default 38400000
298
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530299config SOC_INTEL_UFS_CLK_FREQ_HZ
300 int
301 default 19200000
302
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530303config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
304 int
305 default 133
306
307config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
308 int
309 default 7
310
311config SOC_INTEL_I2C_DEV_MAX
312 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530313 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530314
Sean Rhodes0a162912022-05-21 10:38:09 +0100315config SOC_INTEL_ALDERLAKE_S3
316 bool
317 default n
318 help
319 Select if using S3 instead of S0ix to disable D3Cold.
320
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200321config ENABLE_SATA_TEST_MODE
322 bool "Enable test mode for SATA margining"
323 default n
324 help
325 Enable SATA test mode in FSP-S.
326
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530327config SOC_INTEL_UART_DEV_MAX
328 int
329 default 7
330
331config CONSOLE_UART_BASE_ADDRESS
332 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800333 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530334 depends on INTEL_LPSS_UART_FOR_CONSOLE
335
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530336config VBT_DATA_SIZE_KB
337 int
338 default 9
339
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530340# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200341# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700342# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530343config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
344 hex
345 default 0x25a
346
347config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
348 hex
349 default 0x7fff
350
Subrata Banik292afef2020-09-09 13:34:18 +0530351config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530352 select VBOOT_MUST_REQUEST_DISPLAY
353 select VBOOT_STARTS_IN_BOOTBLOCK
354 select VBOOT_VBNV_CMOS
355 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530356 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530357
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530358# Default hash block size is 1KiB. Increasing it to 4KiB to improve
359# hashing time as well as read time. This helps in improving
360# boot time for Alder Lake.
361config VBOOT_HASH_BLOCK_SIZE
362 hex
363 default 0x1000
364
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530365config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530366 default 0x200000
367
368config PRERAM_CBMEM_CONSOLE_SIZE
369 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530370 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530371
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200372config FSP_TYPE_IOT
373 bool
374 default n
375 help
376 This option allows to select FSP IOT type from 3rdparty/fsp repo
377
Subrata Banikee735942020-09-07 17:52:23 +0530378config FSP_HEADER_PATH
379 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530380 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700381 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200382 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
383 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200384 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
385 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530386 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
387
388config FSP_FD_PATH
389 string
390 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200391 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
392 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200393 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
394 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530395
396config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
397 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000398 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530399 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800400 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530401 default 0
402 help
403 This is to control debug interface on SOC.
404 Setting non-zero value will allow to use DBC or DCI to debug SOC.
405 PlatformDebugConsent in FspmUpd.h has the details.
406
407 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800408 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
409 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800410
411config DATA_BUS_WIDTH
412 int
413 default 128
414
415config DIMMS_PER_CHANNEL
416 int
417 default 2
418
419config MRC_CHANNEL_WIDTH
420 int
421 default 16
422
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530423config ACPI_ADL_IPU_ES_SUPPORT
424 def_bool n
425 help
426 Enables ACPI entry to provide silicon type information to IPU kernel driver.
427
Subrata Banikceaf9d12022-06-05 19:33:33 +0530428choice
429 prompt "Multiprocessor (MP) Initialization configuration to use"
430 default USE_FSP_MP_INIT
431
432config USE_FSP_MP_INIT
433 bool "Use FSP MP init"
434 select MP_SERVICES_PPI_V2
435 help
436 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
437
438config USE_COREBOOT_MP_INIT
439 bool "Use coreboot MP init"
Subrata Banik8409f152022-08-15 17:08:13 +0530440 # FSP assumes ownership of the APs (Application Processors)
441 # upon passing `NULL` pointer to the CpuMpPpi FSP-S UPD.
442 # Hence, select `MP_SERVICES_PPI_V2_NOOP` config to pass a valid
443 # pointer to the CpuMpPpi UPD with FSP_UNSUPPORTED type APIs.
444 # This will protect APs from getting hijacked by FSP while coreboot
445 # decides to set SkipMpInit UPD.
446 select MP_SERVICES_PPI_V2_NOOP
Subrata Banikceaf9d12022-06-05 19:33:33 +0530447 select RELOAD_MICROCODE_PATCH
448 help
449 Upon selection, coreboot performs MP Init.
450
451endchoice
452
Furquan Shaikhf888c682021-10-05 21:37:33 -0700453if STITCH_ME_BIN
454
455config CSE_BPDT_VERSION
456 default "1.7"
457
458endif
459
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530460config SI_DESC_REGION
461 string "Descriptor Region name"
462 default "SI_DESC"
463 help
464 Name of Descriptor Region in the FMAP
465
466config SI_DESC_REGION_SZ
467 int
468 default 4096
469 help
470 Size of Descriptor Region in the FMAP
471
Kangheui Won96787222022-06-28 15:52:43 +1000472config BUILDING_WITH_DEBUG_FSP
473 bool "Debug FSP is used for the build"
474 default n
475 help
476 Set this option if debug build of FSP is used.
477
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530478endif