blob: 530e76859b25adfb5f0f51183dce966ece06974f [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020021 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020022 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080023 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053025 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053026 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053028 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select GENERIC_GPIO_LIB
30 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053032 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053034 select INTEL_GMA_ACPI
35 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053036 select INTEL_GMA_OPREGION_2_1
Subrata Banik2871e0e2020-09-27 11:30:58 +053037 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053038 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053039 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053040 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053041 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053042 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053043 select PLATFORM_USES_FSP2_2
Michael Niewöhnerd2fadda2021-09-27 19:26:20 +020044 select PM_ACPI_TIMER_OPTIONAL
Subrata Banik2871e0e2020-09-27 11:30:58 +053045 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060052 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
53 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053054 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053055 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053056 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010058 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_DTT
60 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053062 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070063 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060064 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080065 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053066 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070067 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053068 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053070 select SOC_INTEL_COMMON_BLOCK_SMM
71 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053072 select SOC_INTEL_COMMON_BLOCK_TCSS
Eric Lai4ea47c32020-12-21 16:57:49 +080073 select SOC_INTEL_COMMON_BLOCK_USB4
74 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
75 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070076 select SOC_INTEL_COMMON_BLOCK_XHCI
77 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053078 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053079 select SOC_INTEL_COMMON_PCH_BASE
80 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060081 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082 select SSE2
83 select SUPPORT_CPU_UCODE_IN_CBFS
84 select TSC_MONOTONIC_TIMER
85 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053086 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053087 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +053088
Subrata Banik095e2a72021-07-05 20:56:15 +053089config ALDERLAKE_CAR_ENHANCED_NEM
90 bool
91 default y if !INTEL_CAR_NEM
92 select INTEL_CAR_NEM_ENHANCED
93 select CAR_HAS_SF_MASKS
94 select COS_MAPPED_TO_MSB
95 select CAR_HAS_L3_PROTECTED_WAYS
96
Subrata Banik2871e0e2020-09-27 11:30:58 +053097config MAX_CPUS
98 int
99 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530100
101config DCACHE_RAM_BASE
102 default 0xfef00000
103
104config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530105 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530106 help
107 The size of the cache-as-ram region required during bootblock
108 and/or romstage.
109
110config DCACHE_BSP_STACK_SIZE
111 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530112 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530113 help
114 The amount of anticipated stack usage in CAR by bootblock and
115 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530116 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530117 (~1KiB).
118
119config FSP_TEMP_RAM_SIZE
120 hex
121 default 0x20000
122 help
123 The amount of anticipated heap usage in CAR by FSP.
124 Refer to Platform FSP integration guide document to know
125 the exact FSP requirement for Heap setup.
126
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700127config CHIPSET_DEVICETREE
128 string
129 default "soc/intel/alderlake/chipset.cb"
130
Subrata Banik683c95e2020-12-19 19:36:45 +0530131config EXT_BIOS_WIN_BASE
132 default 0xf8000000
133
134config EXT_BIOS_WIN_SIZE
135 default 0x2000000
136
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530137config IFD_CHIPSET
138 string
139 default "adl"
140
141config IED_REGION_SIZE
142 hex
143 default 0x400000
144
145config HEAP_SIZE
146 hex
147 default 0x10000
148
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700149# Intel recommends reserving the following resources per PCIe TBT root port,
150# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
151# - 42 buses
152# - 194 MiB Non-prefetchable memory
153# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700154if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700155
156config PCIEXP_HOTPLUG_BUSES
157 int
158 default 42
159
160config PCIEXP_HOTPLUG_MEM
161 hex
162 default 0xc200000
163
164config PCIEXP_HOTPLUG_PREFETCH_MEM
165 hex
166 default 0x1c000000
167
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700168endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700169
Subrata Banik85144d92021-01-09 16:17:45 +0530170config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530171 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530172 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530173 default 12
174
Subrata Banik85144d92021-01-09 16:17:45 +0530175config MAX_CPU_ROOT_PORTS
176 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530177 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530178 default 3
179
180config MAX_ROOT_PORTS
181 int
182 default MAX_PCH_ROOT_PORTS
183
Subrata Banikcffc9382021-01-29 18:41:35 +0530184config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530185 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530186 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
187 default 7
188
189config MAX_PCIE_CLOCK_REQ
190 int
191 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
192 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530193
194config SMM_TSEG_SIZE
195 hex
196 default 0x800000
197
198config SMM_RESERVED_SIZE
199 hex
200 default 0x200000
201
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530202config PCR_BASE_ADDRESS
203 hex
204 default 0xfd000000
205 help
206 This option allows you to select MMIO Base Address of sideband bus.
207
208config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530209 default 0xc0000000
210
211config CPU_BCLK_MHZ
212 int
213 default 100
214
215config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
216 int
217 default 120
218
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200219config CPU_XTAL_HZ
220 default 38400000
221
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530222config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
223 int
224 default 133
225
226config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
227 int
228 default 7
229
230config SOC_INTEL_I2C_DEV_MAX
231 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530232 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530233
234config SOC_INTEL_UART_DEV_MAX
235 int
236 default 7
237
238config CONSOLE_UART_BASE_ADDRESS
239 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800240 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530241 depends on INTEL_LPSS_UART_FOR_CONSOLE
242
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530243config VBT_DATA_SIZE_KB
244 int
245 default 9
246
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530247# Clock divider parameters for 115200 baud rate
248# Baudrate = (UART source clcok * M) /(N *16)
249# ADL UART source clock: 120MHz
250config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
251 hex
252 default 0x25a
253
254config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
255 hex
256 default 0x7fff
257
Subrata Banik292afef2020-09-09 13:34:18 +0530258config VBOOT
259 select VBOOT_SEPARATE_VERSTAGE
260 select VBOOT_MUST_REQUEST_DISPLAY
261 select VBOOT_STARTS_IN_BOOTBLOCK
262 select VBOOT_VBNV_CMOS
263 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530264 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530265
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530266# Default hash block size is 1KiB. Increasing it to 4KiB to improve
267# hashing time as well as read time. This helps in improving
268# boot time for Alder Lake.
269config VBOOT_HASH_BLOCK_SIZE
270 hex
271 default 0x1000
272
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530273config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530274 default 0x200000
275
276config PRERAM_CBMEM_CONSOLE_SIZE
277 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530278 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530279
Subrata Banikee735942020-09-07 17:52:23 +0530280config FSP_HEADER_PATH
281 string "Location of FSP headers"
282 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
283
284config FSP_FD_PATH
285 string
286 depends on FSP_USE_REPO
287 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530288
289config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
290 int "Debug Consent for ADL"
291 # USB DBC is more common for developers so make this default to 3 if
292 # SOC_INTEL_DEBUG_CONSENT=y
293 default 3 if SOC_INTEL_DEBUG_CONSENT
294 default 0
295 help
296 This is to control debug interface on SOC.
297 Setting non-zero value will allow to use DBC or DCI to debug SOC.
298 PlatformDebugConsent in FspmUpd.h has the details.
299
300 Desired platform debug type are
301 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
302 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
303 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800304
305config DATA_BUS_WIDTH
306 int
307 default 128
308
309config DIMMS_PER_CHANNEL
310 int
311 default 2
312
313config MRC_CHANNEL_WIDTH
314 int
315 default 16
316
Francois Toguocea4f922021-04-16 21:20:39 -0700317config SOC_INTEL_CRASHLOG
318 def_bool n
319 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
320 select ACPI_BERT
321 help
322 Enables CrashLog.
323
Furquan Shaikhf888c682021-10-05 21:37:33 -0700324if STITCH_ME_BIN
325
326config CSE_BPDT_VERSION
327 default "1.7"
328
329endif
330
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530331endif