blob: 2f8f3da429607207440fbe71a121e7202e153b44 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
14config SOC_INTEL_ALDERLAKE_PCH_P
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053019
Subrata Banikb3ced6a2020-08-04 13:34:03 +053020if SOC_INTEL_ALDERLAKE
21
22config CPU_SPECIFIC_OPTIONS
23 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020024 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020025 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053027 select CACHE_MRC_SETTINGS
28 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020030 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020031 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080032 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053034 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053035 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053036 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053037 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053038 select GENERIC_GPIO_LIB
39 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053040 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053041 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053042 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select INTEL_GMA_ACPI
44 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053045 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053046 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053047 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053048 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053051 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053052 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053054 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053055 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053056 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053057 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010058 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060059 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
60 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053061 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053062 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010065 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select SOC_INTEL_COMMON_BLOCK_DTT
67 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053068 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053069 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070070 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060071 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080072 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053073 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070074 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053075 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053076 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053077 select SOC_INTEL_COMMON_BLOCK_SMM
78 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053079 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053080 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080081 select SOC_INTEL_COMMON_BLOCK_USB4
82 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
83 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070084 select SOC_INTEL_COMMON_BLOCK_XHCI
85 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053086 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053087 select SOC_INTEL_COMMON_PCH_BASE
88 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060089 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053090 select SSE2
91 select SUPPORT_CPU_UCODE_IN_CBFS
92 select TSC_MONOTONIC_TIMER
93 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053094 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053095 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +053096
Subrata Banik095e2a72021-07-05 20:56:15 +053097config ALDERLAKE_CAR_ENHANCED_NEM
98 bool
99 default y if !INTEL_CAR_NEM
100 select INTEL_CAR_NEM_ENHANCED
101 select CAR_HAS_SF_MASKS
102 select COS_MAPPED_TO_MSB
103 select CAR_HAS_L3_PROTECTED_WAYS
104
Subrata Banik2871e0e2020-09-27 11:30:58 +0530105config MAX_CPUS
106 int
107 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530108
109config DCACHE_RAM_BASE
110 default 0xfef00000
111
112config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530113 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 help
115 The size of the cache-as-ram region required during bootblock
116 and/or romstage.
117
118config DCACHE_BSP_STACK_SIZE
119 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530120 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530121 help
122 The amount of anticipated stack usage in CAR by bootblock and
123 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530124 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530125 (~1KiB).
126
127config FSP_TEMP_RAM_SIZE
128 hex
129 default 0x20000
130 help
131 The amount of anticipated heap usage in CAR by FSP.
132 Refer to Platform FSP integration guide document to know
133 the exact FSP requirement for Heap setup.
134
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700135config CHIPSET_DEVICETREE
136 string
137 default "soc/intel/alderlake/chipset.cb"
138
Subrata Banik683c95e2020-12-19 19:36:45 +0530139config EXT_BIOS_WIN_BASE
140 default 0xf8000000
141
142config EXT_BIOS_WIN_SIZE
143 default 0x2000000
144
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530145config IFD_CHIPSET
146 string
147 default "adl"
148
149config IED_REGION_SIZE
150 hex
151 default 0x400000
152
153config HEAP_SIZE
154 hex
155 default 0x10000
156
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700157# Intel recommends reserving the following resources per PCIe TBT root port,
158# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
159# - 42 buses
160# - 194 MiB Non-prefetchable memory
161# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700162if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700163
164config PCIEXP_HOTPLUG_BUSES
165 int
166 default 42
167
168config PCIEXP_HOTPLUG_MEM
169 hex
170 default 0xc200000
171
172config PCIEXP_HOTPLUG_PREFETCH_MEM
173 hex
174 default 0x1c000000
175
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700176endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700177
Subrata Banik85144d92021-01-09 16:17:45 +0530178config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530179 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530180 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Angel Ponsdb925aa2021-12-01 11:44:09 +0100181 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530182
Subrata Banik85144d92021-01-09 16:17:45 +0530183config MAX_CPU_ROOT_PORTS
184 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530185 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Angel Ponsdb925aa2021-12-01 11:44:09 +0100186 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530187
188config MAX_ROOT_PORTS
189 int
190 default MAX_PCH_ROOT_PORTS
191
Subrata Banikcffc9382021-01-29 18:41:35 +0530192config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530193 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530194 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Angel Ponsdb925aa2021-12-01 11:44:09 +0100195 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530196
197config MAX_PCIE_CLOCK_REQ
198 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100199 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
200 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530201
202config SMM_TSEG_SIZE
203 hex
204 default 0x800000
205
206config SMM_RESERVED_SIZE
207 hex
208 default 0x200000
209
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530210config PCR_BASE_ADDRESS
211 hex
212 default 0xfd000000
213 help
214 This option allows you to select MMIO Base Address of sideband bus.
215
Shelley Chen4e9bb332021-10-20 15:43:45 -0700216config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530217 default 0xc0000000
218
219config CPU_BCLK_MHZ
220 int
221 default 100
222
223config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
224 int
225 default 120
226
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200227config CPU_XTAL_HZ
228 default 38400000
229
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530230config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
231 int
232 default 133
233
234config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
235 int
236 default 7
237
238config SOC_INTEL_I2C_DEV_MAX
239 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530240 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530241
242config SOC_INTEL_UART_DEV_MAX
243 int
244 default 7
245
246config CONSOLE_UART_BASE_ADDRESS
247 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800248 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530249 depends on INTEL_LPSS_UART_FOR_CONSOLE
250
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530251config VBT_DATA_SIZE_KB
252 int
253 default 9
254
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530255# Clock divider parameters for 115200 baud rate
256# Baudrate = (UART source clcok * M) /(N *16)
257# ADL UART source clock: 120MHz
258config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
259 hex
260 default 0x25a
261
262config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
263 hex
264 default 0x7fff
265
Subrata Banik292afef2020-09-09 13:34:18 +0530266config VBOOT
267 select VBOOT_SEPARATE_VERSTAGE
268 select VBOOT_MUST_REQUEST_DISPLAY
269 select VBOOT_STARTS_IN_BOOTBLOCK
270 select VBOOT_VBNV_CMOS
271 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530272 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530273
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530274# Default hash block size is 1KiB. Increasing it to 4KiB to improve
275# hashing time as well as read time. This helps in improving
276# boot time for Alder Lake.
277config VBOOT_HASH_BLOCK_SIZE
278 hex
279 default 0x1000
280
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530281config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530282 default 0x200000
283
284config PRERAM_CBMEM_CONSOLE_SIZE
285 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530286 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530287
Subrata Banikee735942020-09-07 17:52:23 +0530288config FSP_HEADER_PATH
289 string "Location of FSP headers"
290 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
291
292config FSP_FD_PATH
293 string
294 depends on FSP_USE_REPO
295 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530296
297config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
298 int "Debug Consent for ADL"
299 # USB DBC is more common for developers so make this default to 3 if
300 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800301 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530302 default 0
303 help
304 This is to control debug interface on SOC.
305 Setting non-zero value will allow to use DBC or DCI to debug SOC.
306 PlatformDebugConsent in FspmUpd.h has the details.
307
308 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800309 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
310 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800311
312config DATA_BUS_WIDTH
313 int
314 default 128
315
316config DIMMS_PER_CHANNEL
317 int
318 default 2
319
320config MRC_CHANNEL_WIDTH
321 int
322 default 16
323
Francois Toguocea4f922021-04-16 21:20:39 -0700324config SOC_INTEL_CRASHLOG
325 def_bool n
326 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
327 select ACPI_BERT
328 help
329 Enables CrashLog.
330
Furquan Shaikhf888c682021-10-05 21:37:33 -0700331if STITCH_ME_BIN
332
333config CSE_BPDT_VERSION
334 default "1.7"
335
336endif
337
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530338endif