blob: d3c52944cb0b6fee6a21f1181694c0a44d876a6c [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053031 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053034 select CACHE_MRC_SETTINGS
35 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020037 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020038 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053039 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080040 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053041 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053042 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053043 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053044 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053045 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053046 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000048 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053051 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053052 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select INTEL_GMA_ACPI
54 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053055 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053056 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053057 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053058 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053060 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053061 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053062 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053064 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053065 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053066 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053067 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053068 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010069 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060070 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
71 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053072 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053073 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053074 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053075 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010077 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053078 select SOC_INTEL_COMMON_BLOCK_DTT
79 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000080 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053082 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053083 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik5a49f3a2022-01-28 23:49:31 +053084 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070085 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060086 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080087 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053088 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070089 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053090 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053091 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053092 select SOC_INTEL_COMMON_BLOCK_SMM
93 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053094 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053095 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080096 select SOC_INTEL_COMMON_BLOCK_USB4
97 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
98 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070099 select SOC_INTEL_COMMON_BLOCK_XHCI
100 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530101 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530102 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530103 select SOC_INTEL_COMMON_PCH_BASE
104 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530105 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600106 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530107 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530108 select SSE2
109 select SUPPORT_CPU_UCODE_IN_CBFS
110 select TSC_MONOTONIC_TIMER
111 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530112 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530113 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
Subrata Banik2871e0e2020-09-27 11:30:58 +0530114
Reka Normane790f922022-04-06 20:33:54 +1000115config ALDERLAKE_CONFIGURE_DESCRIPTOR
116 bool
117 help
118 Select this if the descriptor needs to be updated at runtime. This
119 can only be done if the descriptor region is writable, and should only
120 be used as a temporary workaround.
121
Subrata Banik095e2a72021-07-05 20:56:15 +0530122config ALDERLAKE_CAR_ENHANCED_NEM
123 bool
124 default y if !INTEL_CAR_NEM
125 select INTEL_CAR_NEM_ENHANCED
126 select CAR_HAS_SF_MASKS
127 select COS_MAPPED_TO_MSB
128 select CAR_HAS_L3_PROTECTED_WAYS
129
Subrata Banik2871e0e2020-09-27 11:30:58 +0530130config MAX_CPUS
131 int
132 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530133
134config DCACHE_RAM_BASE
135 default 0xfef00000
136
137config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530138 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530139 help
140 The size of the cache-as-ram region required during bootblock
141 and/or romstage.
142
143config DCACHE_BSP_STACK_SIZE
144 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530145 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530146 help
147 The amount of anticipated stack usage in CAR by bootblock and
148 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530149 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530150 (~1KiB).
151
152config FSP_TEMP_RAM_SIZE
153 hex
154 default 0x20000
155 help
156 The amount of anticipated heap usage in CAR by FSP.
157 Refer to Platform FSP integration guide document to know
158 the exact FSP requirement for Heap setup.
159
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700160config CHIPSET_DEVICETREE
161 string
162 default "soc/intel/alderlake/chipset.cb"
163
Subrata Banik683c95e2020-12-19 19:36:45 +0530164config EXT_BIOS_WIN_BASE
165 default 0xf8000000
166
167config EXT_BIOS_WIN_SIZE
168 default 0x2000000
169
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530170config IFD_CHIPSET
171 string
172 default "adl"
173
174config IED_REGION_SIZE
175 hex
176 default 0x400000
177
178config HEAP_SIZE
179 hex
180 default 0x10000
181
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700182# Intel recommends reserving the following resources per PCIe TBT root port,
183# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
184# - 42 buses
185# - 194 MiB Non-prefetchable memory
186# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700187if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700188
189config PCIEXP_HOTPLUG_BUSES
190 int
191 default 42
192
193config PCIEXP_HOTPLUG_MEM
194 hex
195 default 0xc200000
196
197config PCIEXP_HOTPLUG_PREFETCH_MEM
198 hex
199 default 0x1c000000
200
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700201endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700202
Subrata Banik85144d92021-01-09 16:17:45 +0530203config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530204 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530205 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530206 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100207 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530208
Subrata Banik85144d92021-01-09 16:17:45 +0530209config MAX_CPU_ROOT_PORTS
210 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530211 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530212 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100213 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530214
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530215config MAX_TBT_ROOT_PORTS
216 int
217 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
218 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
219 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
220
Subrata Banik85144d92021-01-09 16:17:45 +0530221config MAX_ROOT_PORTS
222 int
223 default MAX_PCH_ROOT_PORTS
224
Subrata Banikcffc9382021-01-29 18:41:35 +0530225config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530226 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530227 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530228 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100229 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530230
231config MAX_PCIE_CLOCK_REQ
232 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100233 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530234 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100235 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530236
237config SMM_TSEG_SIZE
238 hex
239 default 0x800000
240
241config SMM_RESERVED_SIZE
242 hex
243 default 0x200000
244
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530245config PCR_BASE_ADDRESS
246 hex
247 default 0xfd000000
248 help
249 This option allows you to select MMIO Base Address of sideband bus.
250
Shelley Chen4e9bb332021-10-20 15:43:45 -0700251config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530252 default 0xc0000000
253
254config CPU_BCLK_MHZ
255 int
256 default 100
257
258config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
259 int
260 default 120
261
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200262config CPU_XTAL_HZ
263 default 38400000
264
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530265config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
266 int
267 default 133
268
269config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
270 int
271 default 7
272
273config SOC_INTEL_I2C_DEV_MAX
274 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530275 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530276
277config SOC_INTEL_UART_DEV_MAX
278 int
279 default 7
280
281config CONSOLE_UART_BASE_ADDRESS
282 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800283 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530284 depends on INTEL_LPSS_UART_FOR_CONSOLE
285
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530286config VBT_DATA_SIZE_KB
287 int
288 default 9
289
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530290# Clock divider parameters for 115200 baud rate
291# Baudrate = (UART source clcok * M) /(N *16)
292# ADL UART source clock: 120MHz
293config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
294 hex
295 default 0x25a
296
297config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
298 hex
299 default 0x7fff
300
Subrata Banik292afef2020-09-09 13:34:18 +0530301config VBOOT
302 select VBOOT_SEPARATE_VERSTAGE
303 select VBOOT_MUST_REQUEST_DISPLAY
304 select VBOOT_STARTS_IN_BOOTBLOCK
305 select VBOOT_VBNV_CMOS
306 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530307 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530308
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530309# Default hash block size is 1KiB. Increasing it to 4KiB to improve
310# hashing time as well as read time. This helps in improving
311# boot time for Alder Lake.
312config VBOOT_HASH_BLOCK_SIZE
313 hex
314 default 0x1000
315
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530316config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530317 default 0x200000
318
319config PRERAM_CBMEM_CONSOLE_SIZE
320 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530321 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530322
Subrata Banikee735942020-09-07 17:52:23 +0530323config FSP_HEADER_PATH
324 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530325 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banikee735942020-09-07 17:52:23 +0530326 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
327
328config FSP_FD_PATH
329 string
330 depends on FSP_USE_REPO
331 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530332
333config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
334 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000335 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530336 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800337 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530338 default 0
339 help
340 This is to control debug interface on SOC.
341 Setting non-zero value will allow to use DBC or DCI to debug SOC.
342 PlatformDebugConsent in FspmUpd.h has the details.
343
344 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800345 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
346 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800347
348config DATA_BUS_WIDTH
349 int
350 default 128
351
352config DIMMS_PER_CHANNEL
353 int
354 default 2
355
356config MRC_CHANNEL_WIDTH
357 int
358 default 16
359
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530360config ACPI_ADL_IPU_ES_SUPPORT
361 def_bool n
362 help
363 Enables ACPI entry to provide silicon type information to IPU kernel driver.
364
Furquan Shaikhf888c682021-10-05 21:37:33 -0700365if STITCH_ME_BIN
366
367config CSE_BPDT_VERSION
368 default "1.7"
369
370endif
371
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530372config SI_DESC_REGION
373 string "Descriptor Region name"
374 default "SI_DESC"
375 help
376 Name of Descriptor Region in the FMAP
377
378config SI_DESC_REGION_SZ
379 int
380 default 4096
381 help
382 Size of Descriptor Region in the FMAP
383
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530384endif