blob: d4fc22bf278327a490210e0893dc7423cb214629 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053031 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053034 select CACHE_MRC_SETTINGS
35 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020037 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020038 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080039 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053040 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053041 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053042 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053043 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053044 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053045 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000046 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053051 select INTEL_GMA_ACPI
52 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053053 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053054 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053055 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053056 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053059 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053062 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053064 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053065 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053066 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010067 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060068 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
69 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053070 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053071 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053072 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053074 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010075 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select SOC_INTEL_COMMON_BLOCK_DTT
77 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000078 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053079 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053080 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053081 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik5a49f3a2022-01-28 23:49:31 +053082 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070083 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060084 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080085 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053086 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070087 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053088 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053089 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053090 select SOC_INTEL_COMMON_BLOCK_SMM
91 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053092 select SOC_INTEL_COMMON_BLOCK_TCSS
John Zhao3c463712022-01-10 15:49:37 -080093 select SOC_INTEL_COMMON_BLOCK_TCSS_REG_ACCESS_REGBAR
Subrata Banikb2e8bd82021-11-17 15:35:05 +053094 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080095 select SOC_INTEL_COMMON_BLOCK_USB4
96 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
97 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070098 select SOC_INTEL_COMMON_BLOCK_XHCI
99 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530100 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530101 select SOC_INTEL_COMMON_PCH_BASE
102 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600103 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530104 select SSE2
105 select SUPPORT_CPU_UCODE_IN_CBFS
106 select TSC_MONOTONIC_TIMER
107 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530108 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530109 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +0530110
Angel Pons5e7f90b2022-01-08 13:16:38 +0100111config ALDERLAKE_A0_CONFIGURE_PMC_DESCRIPTOR
112 bool
113 help
114 Alder Lake stepping A0 needs a different value for a PMC setting in
115 the IFD. When this option is selected, coreboot will update the IFD
116 value at runtime, which allows using an IFD with the new value with
117 any CPU stepping. To apply this workaround, the IFD region needs to
118 be writable by the host.
119
Subrata Banik095e2a72021-07-05 20:56:15 +0530120config ALDERLAKE_CAR_ENHANCED_NEM
121 bool
122 default y if !INTEL_CAR_NEM
123 select INTEL_CAR_NEM_ENHANCED
124 select CAR_HAS_SF_MASKS
125 select COS_MAPPED_TO_MSB
126 select CAR_HAS_L3_PROTECTED_WAYS
127
Subrata Banik2871e0e2020-09-27 11:30:58 +0530128config MAX_CPUS
129 int
130 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530131
132config DCACHE_RAM_BASE
133 default 0xfef00000
134
135config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530136 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530137 help
138 The size of the cache-as-ram region required during bootblock
139 and/or romstage.
140
141config DCACHE_BSP_STACK_SIZE
142 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530143 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530144 help
145 The amount of anticipated stack usage in CAR by bootblock and
146 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530147 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530148 (~1KiB).
149
150config FSP_TEMP_RAM_SIZE
151 hex
152 default 0x20000
153 help
154 The amount of anticipated heap usage in CAR by FSP.
155 Refer to Platform FSP integration guide document to know
156 the exact FSP requirement for Heap setup.
157
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700158config CHIPSET_DEVICETREE
159 string
160 default "soc/intel/alderlake/chipset.cb"
161
Subrata Banik683c95e2020-12-19 19:36:45 +0530162config EXT_BIOS_WIN_BASE
163 default 0xf8000000
164
165config EXT_BIOS_WIN_SIZE
166 default 0x2000000
167
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530168config IFD_CHIPSET
169 string
170 default "adl"
171
172config IED_REGION_SIZE
173 hex
174 default 0x400000
175
176config HEAP_SIZE
177 hex
178 default 0x10000
179
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700180# Intel recommends reserving the following resources per PCIe TBT root port,
181# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
182# - 42 buses
183# - 194 MiB Non-prefetchable memory
184# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700185if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700186
187config PCIEXP_HOTPLUG_BUSES
188 int
189 default 42
190
191config PCIEXP_HOTPLUG_MEM
192 hex
193 default 0xc200000
194
195config PCIEXP_HOTPLUG_PREFETCH_MEM
196 hex
197 default 0x1c000000
198
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700199endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700200
Subrata Banik85144d92021-01-09 16:17:45 +0530201config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530202 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530203 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530204 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100205 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530206
Subrata Banik85144d92021-01-09 16:17:45 +0530207config MAX_CPU_ROOT_PORTS
208 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530209 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530210 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100211 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530212
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530213config MAX_TBT_ROOT_PORTS
214 int
215 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
216 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
217 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
218
Subrata Banik85144d92021-01-09 16:17:45 +0530219config MAX_ROOT_PORTS
220 int
221 default MAX_PCH_ROOT_PORTS
222
Subrata Banikcffc9382021-01-29 18:41:35 +0530223config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530224 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530225 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530226 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100227 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530228
229config MAX_PCIE_CLOCK_REQ
230 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100231 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530232 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100233 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530234
235config SMM_TSEG_SIZE
236 hex
237 default 0x800000
238
239config SMM_RESERVED_SIZE
240 hex
241 default 0x200000
242
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530243config PCR_BASE_ADDRESS
244 hex
245 default 0xfd000000
246 help
247 This option allows you to select MMIO Base Address of sideband bus.
248
Shelley Chen4e9bb332021-10-20 15:43:45 -0700249config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530250 default 0xc0000000
251
252config CPU_BCLK_MHZ
253 int
254 default 100
255
256config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
257 int
258 default 120
259
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200260config CPU_XTAL_HZ
261 default 38400000
262
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530263config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
264 int
265 default 133
266
267config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
268 int
269 default 7
270
271config SOC_INTEL_I2C_DEV_MAX
272 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530273 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530274
275config SOC_INTEL_UART_DEV_MAX
276 int
277 default 7
278
279config CONSOLE_UART_BASE_ADDRESS
280 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800281 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530282 depends on INTEL_LPSS_UART_FOR_CONSOLE
283
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530284config VBT_DATA_SIZE_KB
285 int
286 default 9
287
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530288# Clock divider parameters for 115200 baud rate
289# Baudrate = (UART source clcok * M) /(N *16)
290# ADL UART source clock: 120MHz
291config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
292 hex
293 default 0x25a
294
295config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
296 hex
297 default 0x7fff
298
Subrata Banik292afef2020-09-09 13:34:18 +0530299config VBOOT
300 select VBOOT_SEPARATE_VERSTAGE
301 select VBOOT_MUST_REQUEST_DISPLAY
302 select VBOOT_STARTS_IN_BOOTBLOCK
303 select VBOOT_VBNV_CMOS
304 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530305 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530306
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530307# Default hash block size is 1KiB. Increasing it to 4KiB to improve
308# hashing time as well as read time. This helps in improving
309# boot time for Alder Lake.
310config VBOOT_HASH_BLOCK_SIZE
311 hex
312 default 0x1000
313
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530314config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530315 default 0x200000
316
317config PRERAM_CBMEM_CONSOLE_SIZE
318 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530319 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530320
Subrata Banikee735942020-09-07 17:52:23 +0530321config FSP_HEADER_PATH
322 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530323 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banikee735942020-09-07 17:52:23 +0530324 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
325
326config FSP_FD_PATH
327 string
328 depends on FSP_USE_REPO
329 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530330
331config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
332 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000333 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530334 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800335 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530336 default 0
337 help
338 This is to control debug interface on SOC.
339 Setting non-zero value will allow to use DBC or DCI to debug SOC.
340 PlatformDebugConsent in FspmUpd.h has the details.
341
342 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800343 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
344 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800345
346config DATA_BUS_WIDTH
347 int
348 default 128
349
350config DIMMS_PER_CHANNEL
351 int
352 default 2
353
354config MRC_CHANNEL_WIDTH
355 int
356 default 16
357
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530358config ACPI_ADL_IPU_ES_SUPPORT
359 def_bool n
360 help
361 Enables ACPI entry to provide silicon type information to IPU kernel driver.
362
Furquan Shaikhf888c682021-10-05 21:37:33 -0700363if STITCH_ME_BIN
364
365config CSE_BPDT_VERSION
366 default "1.7"
367
368endif
369
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530370endif