blob: a314d27a26cf928a052990e0402eee3d28f27702 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Michał Żygowskia1636d72022-04-07 14:56:10 +020026config SOC_INTEL_ALDERLAKE_PCH_S
27 bool
28 select SOC_INTEL_ALDERLAKE
29 help
30 Choose this option if your mainboard has a PCH-S chipset.
31
Subrata Banikb3ced6a2020-08-04 13:34:03 +053032if SOC_INTEL_ALDERLAKE
33
34config CPU_SPECIFIC_OPTIONS
35 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020036 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053037 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020038 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053039 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053040 select CACHE_MRC_SETTINGS
41 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053042 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020043 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020044 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053045 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080046 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053048 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053049 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053050 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053051 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053052 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000054 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053055 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053056 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select INTEL_GMA_ACPI
60 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053061 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053062 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053063 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053064 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053065 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053066 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053067 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053068 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053070 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053072 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053073 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053074 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010075 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060076 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
77 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053078 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053079 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053080 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053082 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010083 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053084 select SOC_INTEL_COMMON_BLOCK_DTT
85 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000086 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053087 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053088 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053089 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik5a49f3a2022-01-28 23:49:31 +053090 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070091 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060092 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080093 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053094 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070095 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053096 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053098 select SOC_INTEL_COMMON_BLOCK_SMM
99 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +0530100 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530101 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +0800102 select SOC_INTEL_COMMON_BLOCK_USB4
103 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
104 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700105 select SOC_INTEL_COMMON_BLOCK_XHCI
106 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530107 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530108 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530109 select SOC_INTEL_COMMON_PCH_BASE
110 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530111 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600112 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530113 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 select SSE2
115 select SUPPORT_CPU_UCODE_IN_CBFS
116 select TSC_MONOTONIC_TIMER
117 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530118 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530119 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
Subrata Banik2871e0e2020-09-27 11:30:58 +0530120
Reka Normane790f922022-04-06 20:33:54 +1000121config ALDERLAKE_CONFIGURE_DESCRIPTOR
122 bool
123 help
124 Select this if the descriptor needs to be updated at runtime. This
125 can only be done if the descriptor region is writable, and should only
126 be used as a temporary workaround.
127
Subrata Banik095e2a72021-07-05 20:56:15 +0530128config ALDERLAKE_CAR_ENHANCED_NEM
129 bool
130 default y if !INTEL_CAR_NEM
131 select INTEL_CAR_NEM_ENHANCED
132 select CAR_HAS_SF_MASKS
133 select COS_MAPPED_TO_MSB
134 select CAR_HAS_L3_PROTECTED_WAYS
135
Subrata Banik2871e0e2020-09-27 11:30:58 +0530136config MAX_CPUS
137 int
138 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530139
140config DCACHE_RAM_BASE
141 default 0xfef00000
142
143config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530144 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530145 help
146 The size of the cache-as-ram region required during bootblock
147 and/or romstage.
148
149config DCACHE_BSP_STACK_SIZE
150 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530151 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530152 help
153 The amount of anticipated stack usage in CAR by bootblock and
154 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530155 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530156 (~1KiB).
157
158config FSP_TEMP_RAM_SIZE
159 hex
160 default 0x20000
161 help
162 The amount of anticipated heap usage in CAR by FSP.
163 Refer to Platform FSP integration guide document to know
164 the exact FSP requirement for Heap setup.
165
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700166config CHIPSET_DEVICETREE
167 string
168 default "soc/intel/alderlake/chipset.cb"
169
Subrata Banik683c95e2020-12-19 19:36:45 +0530170config EXT_BIOS_WIN_BASE
171 default 0xf8000000
172
173config EXT_BIOS_WIN_SIZE
174 default 0x2000000
175
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530176config IFD_CHIPSET
177 string
178 default "adl"
179
180config IED_REGION_SIZE
181 hex
182 default 0x400000
183
184config HEAP_SIZE
185 hex
186 default 0x10000
187
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700188# Intel recommends reserving the following resources per PCIe TBT root port,
189# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
190# - 42 buses
191# - 194 MiB Non-prefetchable memory
192# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700193if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700194
195config PCIEXP_HOTPLUG_BUSES
196 int
197 default 42
198
199config PCIEXP_HOTPLUG_MEM
200 hex
201 default 0xc200000
202
203config PCIEXP_HOTPLUG_PREFETCH_MEM
204 hex
205 default 0x1c000000
206
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700207endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700208
Subrata Banik85144d92021-01-09 16:17:45 +0530209config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530210 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530211 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530212 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100213 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530214
Subrata Banik85144d92021-01-09 16:17:45 +0530215config MAX_CPU_ROOT_PORTS
216 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530217 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530218 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100219 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530220
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530221config MAX_TBT_ROOT_PORTS
222 int
223 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
224 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
225 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
226
Subrata Banik85144d92021-01-09 16:17:45 +0530227config MAX_ROOT_PORTS
228 int
229 default MAX_PCH_ROOT_PORTS
230
Subrata Banikcffc9382021-01-29 18:41:35 +0530231config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530232 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530233 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530234 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100235 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530236
237config MAX_PCIE_CLOCK_REQ
238 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100239 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530240 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100241 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530242
243config SMM_TSEG_SIZE
244 hex
245 default 0x800000
246
247config SMM_RESERVED_SIZE
248 hex
249 default 0x200000
250
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530251config PCR_BASE_ADDRESS
252 hex
253 default 0xfd000000
254 help
255 This option allows you to select MMIO Base Address of sideband bus.
256
Shelley Chen4e9bb332021-10-20 15:43:45 -0700257config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530258 default 0xc0000000
259
260config CPU_BCLK_MHZ
261 int
262 default 100
263
264config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
265 int
266 default 120
267
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200268config CPU_XTAL_HZ
269 default 38400000
270
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530271config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
272 int
273 default 133
274
275config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
276 int
277 default 7
278
279config SOC_INTEL_I2C_DEV_MAX
280 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530281 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530282
283config SOC_INTEL_UART_DEV_MAX
284 int
285 default 7
286
287config CONSOLE_UART_BASE_ADDRESS
288 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800289 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530290 depends on INTEL_LPSS_UART_FOR_CONSOLE
291
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530292config VBT_DATA_SIZE_KB
293 int
294 default 9
295
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530296# Clock divider parameters for 115200 baud rate
297# Baudrate = (UART source clcok * M) /(N *16)
298# ADL UART source clock: 120MHz
299config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
300 hex
301 default 0x25a
302
303config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
304 hex
305 default 0x7fff
306
Subrata Banik292afef2020-09-09 13:34:18 +0530307config VBOOT
308 select VBOOT_SEPARATE_VERSTAGE
309 select VBOOT_MUST_REQUEST_DISPLAY
310 select VBOOT_STARTS_IN_BOOTBLOCK
311 select VBOOT_VBNV_CMOS
312 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530313 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530314
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530315# Default hash block size is 1KiB. Increasing it to 4KiB to improve
316# hashing time as well as read time. This helps in improving
317# boot time for Alder Lake.
318config VBOOT_HASH_BLOCK_SIZE
319 hex
320 default 0x1000
321
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530322config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530323 default 0x200000
324
325config PRERAM_CBMEM_CONSOLE_SIZE
326 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530327 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530328
Subrata Banikee735942020-09-07 17:52:23 +0530329config FSP_HEADER_PATH
330 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530331 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banikee735942020-09-07 17:52:23 +0530332 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
333
334config FSP_FD_PATH
335 string
336 depends on FSP_USE_REPO
337 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530338
339config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
340 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000341 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530342 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800343 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530344 default 0
345 help
346 This is to control debug interface on SOC.
347 Setting non-zero value will allow to use DBC or DCI to debug SOC.
348 PlatformDebugConsent in FspmUpd.h has the details.
349
350 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800351 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
352 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800353
354config DATA_BUS_WIDTH
355 int
356 default 128
357
358config DIMMS_PER_CHANNEL
359 int
360 default 2
361
362config MRC_CHANNEL_WIDTH
363 int
364 default 16
365
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530366config ACPI_ADL_IPU_ES_SUPPORT
367 def_bool n
368 help
369 Enables ACPI entry to provide silicon type information to IPU kernel driver.
370
Furquan Shaikhf888c682021-10-05 21:37:33 -0700371if STITCH_ME_BIN
372
373config CSE_BPDT_VERSION
374 default "1.7"
375
376endif
377
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530378config SI_DESC_REGION
379 string "Descriptor Region name"
380 default "SI_DESC"
381 help
382 Name of Descriptor Region in the FMAP
383
384config SI_DESC_REGION_SZ
385 int
386 default 4096
387 help
388 Size of Descriptor Region in the FMAP
389
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530390endif