blob: 19b4db0f4145ede5170b9ebd1e3e4994c18fae78 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Subrata Banik2871e0e2020-09-27 11:30:58 +053016 select ARCH_ALL_STAGES_X86_32
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
32 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
35 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP
40 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
55 select SOC_INTEL_COMMON_BLOCK_DTT
56 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053057 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select SOC_INTEL_COMMON_BLOCK_HDA
Furquan Shaikha1c247b2020-12-31 22:50:14 -080059 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053060 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053061 select SOC_INTEL_COMMON_BLOCK_SMM
62 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080063 select SOC_INTEL_COMMON_BLOCK_USB4
64 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
65 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070066 select SOC_INTEL_COMMON_BLOCK_XHCI
67 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053068 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select SOC_INTEL_COMMON_PCH_BASE
70 select SOC_INTEL_COMMON_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select SSE2
72 select SUPPORT_CPU_UCODE_IN_CBFS
73 select TSC_MONOTONIC_TIMER
74 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053075 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select DISPLAY_FSP_VERSION_INFO
77 select HECI_DISABLE_USING_SMM
78
79config MAX_CPUS
80 int
81 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082
83config DCACHE_RAM_BASE
84 default 0xfef00000
85
86config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +053087 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +053088 help
89 The size of the cache-as-ram region required during bootblock
90 and/or romstage.
91
92config DCACHE_BSP_STACK_SIZE
93 hex
Subrata Banik191bd822020-11-21 19:30:57 +053094 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +053095 help
96 The amount of anticipated stack usage in CAR by bootblock and
97 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +053098 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +053099 (~1KiB).
100
101config FSP_TEMP_RAM_SIZE
102 hex
103 default 0x20000
104 help
105 The amount of anticipated heap usage in CAR by FSP.
106 Refer to Platform FSP integration guide document to know
107 the exact FSP requirement for Heap setup.
108
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700109config CHIPSET_DEVICETREE
110 string
111 default "soc/intel/alderlake/chipset.cb"
112
Subrata Banik683c95e2020-12-19 19:36:45 +0530113config EXT_BIOS_WIN_BASE
114 default 0xf8000000
115
116config EXT_BIOS_WIN_SIZE
117 default 0x2000000
118
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530119config IFD_CHIPSET
120 string
121 default "adl"
122
123config IED_REGION_SIZE
124 hex
125 default 0x400000
126
127config HEAP_SIZE
128 hex
129 default 0x10000
130
Subrata Banik85144d92021-01-09 16:17:45 +0530131config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530132 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530133 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530134 default 12
135
Subrata Banik85144d92021-01-09 16:17:45 +0530136config MAX_CPU_ROOT_PORTS
137 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530138 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530139 default 3
140
141config MAX_ROOT_PORTS
142 int
143 default MAX_PCH_ROOT_PORTS
144
Subrata Banikcffc9382021-01-29 18:41:35 +0530145config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530146 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530147 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
148 default 7
149
150config MAX_PCIE_CLOCK_REQ
151 int
152 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
153 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530154
155config SMM_TSEG_SIZE
156 hex
157 default 0x800000
158
159config SMM_RESERVED_SIZE
160 hex
161 default 0x200000
162
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530163config PCR_BASE_ADDRESS
164 hex
165 default 0xfd000000
166 help
167 This option allows you to select MMIO Base Address of sideband bus.
168
169config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530170 default 0xc0000000
171
172config CPU_BCLK_MHZ
173 int
174 default 100
175
176config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
177 int
178 default 120
179
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200180config CPU_XTAL_HZ
181 default 38400000
182
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530183config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
184 int
185 default 133
186
187config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
188 int
189 default 7
190
191config SOC_INTEL_I2C_DEV_MAX
192 int
193 default 6
194
195config SOC_INTEL_UART_DEV_MAX
196 int
197 default 7
198
199config CONSOLE_UART_BASE_ADDRESS
200 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800201 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530202 depends on INTEL_LPSS_UART_FOR_CONSOLE
203
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530204config VBT_DATA_SIZE_KB
205 int
206 default 9
207
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530208# Clock divider parameters for 115200 baud rate
209# Baudrate = (UART source clcok * M) /(N *16)
210# ADL UART source clock: 120MHz
211config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
212 hex
213 default 0x25a
214
215config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
216 hex
217 default 0x7fff
218
Subrata Banik292afef2020-09-09 13:34:18 +0530219config VBOOT
220 select VBOOT_SEPARATE_VERSTAGE
221 select VBOOT_MUST_REQUEST_DISPLAY
222 select VBOOT_STARTS_IN_BOOTBLOCK
223 select VBOOT_VBNV_CMOS
224 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
225
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530226config CBFS_SIZE
227 hex
228 default 0x200000
229
230config PRERAM_CBMEM_CONSOLE_SIZE
231 hex
232 default 0x1400
Subrata Banik2871e0e2020-09-27 11:30:58 +0530233
Subrata Banikee735942020-09-07 17:52:23 +0530234config FSP_HEADER_PATH
235 string "Location of FSP headers"
236 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
237
238config FSP_FD_PATH
239 string
240 depends on FSP_USE_REPO
241 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530242
243config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
244 int "Debug Consent for ADL"
245 # USB DBC is more common for developers so make this default to 3 if
246 # SOC_INTEL_DEBUG_CONSENT=y
247 default 3 if SOC_INTEL_DEBUG_CONSENT
248 default 0
249 help
250 This is to control debug interface on SOC.
251 Setting non-zero value will allow to use DBC or DCI to debug SOC.
252 PlatformDebugConsent in FspmUpd.h has the details.
253
254 Desired platform debug type are
255 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
256 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
257 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800258
259config DATA_BUS_WIDTH
260 int
261 default 128
262
263config DIMMS_PER_CHANNEL
264 int
265 default 2
266
267config MRC_CHANNEL_WIDTH
268 int
269 default 16
270
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530271endif