blob: dc7d32b6c1560f23ae6f83f5cc6c810fdc17a6ab [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053031 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053034 select CACHE_MRC_SETTINGS
35 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020037 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020038 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080039 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053040 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053041 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053042 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053043 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053044 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053045 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000046 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053051 select INTEL_GMA_ACPI
52 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053053 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053054 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053055 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053056 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053059 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053062 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053064 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053065 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053066 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010067 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060068 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
69 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053070 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053071 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053073 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010074 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select SOC_INTEL_COMMON_BLOCK_DTT
76 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000077 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053079 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070080 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060081 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080082 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053083 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070084 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053085 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053086 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053087 select SOC_INTEL_COMMON_BLOCK_SMM
88 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053089 select SOC_INTEL_COMMON_BLOCK_TCSS
John Zhao3c463712022-01-10 15:49:37 -080090 select SOC_INTEL_COMMON_BLOCK_TCSS_REG_ACCESS_REGBAR
Subrata Banikb2e8bd82021-11-17 15:35:05 +053091 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080092 select SOC_INTEL_COMMON_BLOCK_USB4
93 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
94 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070095 select SOC_INTEL_COMMON_BLOCK_XHCI
96 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053097 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053098 select SOC_INTEL_COMMON_PCH_BASE
99 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600100 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530101 select SSE2
102 select SUPPORT_CPU_UCODE_IN_CBFS
103 select TSC_MONOTONIC_TIMER
104 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530105 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530106 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +0530107
Angel Pons5e7f90b2022-01-08 13:16:38 +0100108config ALDERLAKE_A0_CONFIGURE_PMC_DESCRIPTOR
109 bool
110 help
111 Alder Lake stepping A0 needs a different value for a PMC setting in
112 the IFD. When this option is selected, coreboot will update the IFD
113 value at runtime, which allows using an IFD with the new value with
114 any CPU stepping. To apply this workaround, the IFD region needs to
115 be writable by the host.
116
Subrata Banik095e2a72021-07-05 20:56:15 +0530117config ALDERLAKE_CAR_ENHANCED_NEM
118 bool
119 default y if !INTEL_CAR_NEM
120 select INTEL_CAR_NEM_ENHANCED
121 select CAR_HAS_SF_MASKS
122 select COS_MAPPED_TO_MSB
123 select CAR_HAS_L3_PROTECTED_WAYS
124
Subrata Banik2871e0e2020-09-27 11:30:58 +0530125config MAX_CPUS
126 int
127 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530128
129config DCACHE_RAM_BASE
130 default 0xfef00000
131
132config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530133 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530134 help
135 The size of the cache-as-ram region required during bootblock
136 and/or romstage.
137
138config DCACHE_BSP_STACK_SIZE
139 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530140 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530141 help
142 The amount of anticipated stack usage in CAR by bootblock and
143 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530144 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530145 (~1KiB).
146
147config FSP_TEMP_RAM_SIZE
148 hex
149 default 0x20000
150 help
151 The amount of anticipated heap usage in CAR by FSP.
152 Refer to Platform FSP integration guide document to know
153 the exact FSP requirement for Heap setup.
154
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700155config CHIPSET_DEVICETREE
156 string
157 default "soc/intel/alderlake/chipset.cb"
158
Subrata Banik683c95e2020-12-19 19:36:45 +0530159config EXT_BIOS_WIN_BASE
160 default 0xf8000000
161
162config EXT_BIOS_WIN_SIZE
163 default 0x2000000
164
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530165config IFD_CHIPSET
166 string
167 default "adl"
168
169config IED_REGION_SIZE
170 hex
171 default 0x400000
172
173config HEAP_SIZE
174 hex
175 default 0x10000
176
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700177# Intel recommends reserving the following resources per PCIe TBT root port,
178# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
179# - 42 buses
180# - 194 MiB Non-prefetchable memory
181# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700182if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700183
184config PCIEXP_HOTPLUG_BUSES
185 int
186 default 42
187
188config PCIEXP_HOTPLUG_MEM
189 hex
190 default 0xc200000
191
192config PCIEXP_HOTPLUG_PREFETCH_MEM
193 hex
194 default 0x1c000000
195
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700196endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700197
Subrata Banik85144d92021-01-09 16:17:45 +0530198config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530199 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530200 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530201 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100202 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530203
Subrata Banik85144d92021-01-09 16:17:45 +0530204config MAX_CPU_ROOT_PORTS
205 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530206 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530207 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100208 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530209
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530210config MAX_TBT_ROOT_PORTS
211 int
212 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
213 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
214 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
215
Subrata Banik85144d92021-01-09 16:17:45 +0530216config MAX_ROOT_PORTS
217 int
218 default MAX_PCH_ROOT_PORTS
219
Subrata Banikcffc9382021-01-29 18:41:35 +0530220config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530221 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530222 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530223 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100224 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530225
226config MAX_PCIE_CLOCK_REQ
227 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100228 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530229 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100230 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530231
232config SMM_TSEG_SIZE
233 hex
234 default 0x800000
235
236config SMM_RESERVED_SIZE
237 hex
238 default 0x200000
239
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530240config PCR_BASE_ADDRESS
241 hex
242 default 0xfd000000
243 help
244 This option allows you to select MMIO Base Address of sideband bus.
245
Shelley Chen4e9bb332021-10-20 15:43:45 -0700246config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530247 default 0xc0000000
248
249config CPU_BCLK_MHZ
250 int
251 default 100
252
253config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
254 int
255 default 120
256
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200257config CPU_XTAL_HZ
258 default 38400000
259
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530260config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
261 int
262 default 133
263
264config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
265 int
266 default 7
267
268config SOC_INTEL_I2C_DEV_MAX
269 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530270 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530271
272config SOC_INTEL_UART_DEV_MAX
273 int
274 default 7
275
276config CONSOLE_UART_BASE_ADDRESS
277 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800278 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530279 depends on INTEL_LPSS_UART_FOR_CONSOLE
280
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530281config VBT_DATA_SIZE_KB
282 int
283 default 9
284
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530285# Clock divider parameters for 115200 baud rate
286# Baudrate = (UART source clcok * M) /(N *16)
287# ADL UART source clock: 120MHz
288config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
289 hex
290 default 0x25a
291
292config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
293 hex
294 default 0x7fff
295
Subrata Banik292afef2020-09-09 13:34:18 +0530296config VBOOT
297 select VBOOT_SEPARATE_VERSTAGE
298 select VBOOT_MUST_REQUEST_DISPLAY
299 select VBOOT_STARTS_IN_BOOTBLOCK
300 select VBOOT_VBNV_CMOS
301 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530302 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530303
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530304# Default hash block size is 1KiB. Increasing it to 4KiB to improve
305# hashing time as well as read time. This helps in improving
306# boot time for Alder Lake.
307config VBOOT_HASH_BLOCK_SIZE
308 hex
309 default 0x1000
310
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530311config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530312 default 0x200000
313
314config PRERAM_CBMEM_CONSOLE_SIZE
315 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530316 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530317
Subrata Banikee735942020-09-07 17:52:23 +0530318config FSP_HEADER_PATH
319 string "Location of FSP headers"
320 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
321
322config FSP_FD_PATH
323 string
324 depends on FSP_USE_REPO
325 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530326
327config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
328 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000329 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530330 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800331 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530332 default 0
333 help
334 This is to control debug interface on SOC.
335 Setting non-zero value will allow to use DBC or DCI to debug SOC.
336 PlatformDebugConsent in FspmUpd.h has the details.
337
338 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800339 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
340 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800341
342config DATA_BUS_WIDTH
343 int
344 default 128
345
346config DIMMS_PER_CHANNEL
347 int
348 default 2
349
350config MRC_CHANNEL_WIDTH
351 int
352 default 16
353
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530354config ACPI_ADL_IPU_ES_SUPPORT
355 def_bool n
356 help
357 Enables ACPI entry to provide silicon type information to IPU kernel driver.
358
Furquan Shaikhf888c682021-10-05 21:37:33 -0700359if STITCH_ME_BIN
360
361config CSE_BPDT_VERSION
362 default "1.7"
363
364endif
365
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530366endif