blob: 117bf064eb03590af5ff581ca0c7c59ba7199060 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
10 help
11 Intel Raptorlake support. Mainboards using RPL should select
12 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
13
Varshit Pandyab5df56f2021-01-18 09:44:35 +053014config SOC_INTEL_ALDERLAKE_PCH_M
15 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010016 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053017 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010018 Choose this option if your mainboard has a PCH-M chipset.
19
Usha P78c9b672021-11-30 11:27:38 +053020config SOC_INTEL_ALDERLAKE_PCH_N
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-N chipset.
25
Angel Ponsdb925aa2021-12-01 11:44:09 +010026config SOC_INTEL_ALDERLAKE_PCH_P
27 bool
28 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020029 select HAVE_INTEL_FSP_REPO
30 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010031 help
32 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053033
Michał Żygowskia1636d72022-04-07 14:56:10 +020034config SOC_INTEL_ALDERLAKE_PCH_S
35 bool
36 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020037 select HAVE_INTEL_FSP_REPO
38 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020039 help
40 Choose this option if your mainboard has a PCH-S chipset.
41
Subrata Banikb3ced6a2020-08-04 13:34:03 +053042if SOC_INTEL_ALDERLAKE
43
44config CPU_SPECIFIC_OPTIONS
45 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020046 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053047 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020048 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053049 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053050 select CACHE_MRC_SETTINGS
51 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053052 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020053 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020054 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053055 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080056 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053058 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053059 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053060 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053061 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053062 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053063 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000064 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053065 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010066 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053067 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053068 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053070 select INTEL_GMA_ACPI
71 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053072 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053073 select INTEL_TME
Subrata Banik292afef2020-09-09 13:34:18 +053074 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053076 select MICROCODE_BLOB_UNDISCLOSED
Michał Żygowski073779b2022-06-29 11:32:01 +020077 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053078 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053079 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053080 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053082 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053083 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053084 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010085 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060086 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
87 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053088 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053089 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053090 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053091 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053092 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010093 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053094 select SOC_INTEL_COMMON_BLOCK_DTT
95 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000096 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053098 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053099 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530100 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200101 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600102 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800103 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530104 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700105 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530106 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530107 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530108 select SOC_INTEL_COMMON_BLOCK_SMM
109 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530110 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700111 select SOC_INTEL_COMMON_BLOCK_XHCI
112 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530113 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530114 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530115 select SOC_INTEL_COMMON_PCH_BASE
116 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530117 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600118 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700119 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530120 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530121 select SSE2
122 select SUPPORT_CPU_UCODE_IN_CBFS
123 select TSC_MONOTONIC_TIMER
124 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530125 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530126
Michał Żygowski9df95d92022-04-08 17:02:35 +0200127config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
128 bool
129 default y if !SOC_INTEL_ALDERLAKE_PCH_S
130 default n if SOC_INTEL_ALDERLAKE_PCH_S
131 select SOC_INTEL_COMMON_BLOCK_TCSS
132 select SOC_INTEL_COMMON_BLOCK_USB4
133 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
134 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
135
Reka Normane790f922022-04-06 20:33:54 +1000136config ALDERLAKE_CONFIGURE_DESCRIPTOR
137 bool
138 help
139 Select this if the descriptor needs to be updated at runtime. This
140 can only be done if the descriptor region is writable, and should only
141 be used as a temporary workaround.
142
Subrata Banik095e2a72021-07-05 20:56:15 +0530143config ALDERLAKE_CAR_ENHANCED_NEM
144 bool
145 default y if !INTEL_CAR_NEM
146 select INTEL_CAR_NEM_ENHANCED
147 select CAR_HAS_SF_MASKS
148 select COS_MAPPED_TO_MSB
149 select CAR_HAS_L3_PROTECTED_WAYS
150
Subrata Banik2871e0e2020-09-27 11:30:58 +0530151config MAX_CPUS
152 int
153 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530154
155config DCACHE_RAM_BASE
156 default 0xfef00000
157
158config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530159 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530160 help
161 The size of the cache-as-ram region required during bootblock
162 and/or romstage.
163
164config DCACHE_BSP_STACK_SIZE
165 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530166 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530167 help
168 The amount of anticipated stack usage in CAR by bootblock and
169 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530170 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530171 (~1KiB).
172
173config FSP_TEMP_RAM_SIZE
174 hex
175 default 0x20000
176 help
177 The amount of anticipated heap usage in CAR by FSP.
178 Refer to Platform FSP integration guide document to know
179 the exact FSP requirement for Heap setup.
180
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700181config CHIPSET_DEVICETREE
182 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200183 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700184 default "soc/intel/alderlake/chipset.cb"
185
Subrata Banik683c95e2020-12-19 19:36:45 +0530186config EXT_BIOS_WIN_BASE
187 default 0xf8000000
188
189config EXT_BIOS_WIN_SIZE
190 default 0x2000000
191
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530192config IFD_CHIPSET
193 string
194 default "adl"
195
196config IED_REGION_SIZE
197 hex
198 default 0x400000
199
200config HEAP_SIZE
201 hex
202 default 0x10000
203
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700204# Intel recommends reserving the following resources per PCIe TBT root port,
205# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
206# - 42 buses
207# - 194 MiB Non-prefetchable memory
208# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700209if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700210
211config PCIEXP_HOTPLUG_BUSES
212 int
213 default 42
214
215config PCIEXP_HOTPLUG_MEM
216 hex
217 default 0xc200000
218
219config PCIEXP_HOTPLUG_PREFETCH_MEM
220 hex
221 default 0x1c000000
222
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700223endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700224
Subrata Banik85144d92021-01-09 16:17:45 +0530225config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530226 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530227 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530228 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100229 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200230 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530231
Subrata Banik85144d92021-01-09 16:17:45 +0530232config MAX_CPU_ROOT_PORTS
233 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530234 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530235 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200236 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530237
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530238config MAX_TBT_ROOT_PORTS
239 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200240 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530241 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
242 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
243
Subrata Banik85144d92021-01-09 16:17:45 +0530244config MAX_ROOT_PORTS
245 int
246 default MAX_PCH_ROOT_PORTS
247
Subrata Banikcffc9382021-01-29 18:41:35 +0530248config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530249 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530250 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530251 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200252 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700253 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
254 help
255 With external clock buffer, Alderlake-P can support up to three additional source clocks.
256 This is done by setting the corresponding GPIO pin(s) to native function to use as
257 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
258 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530259
260config MAX_PCIE_CLOCK_REQ
261 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100262 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530263 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100264 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200265 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530266
267config SMM_TSEG_SIZE
268 hex
269 default 0x800000
270
271config SMM_RESERVED_SIZE
272 hex
273 default 0x200000
274
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530275config PCR_BASE_ADDRESS
276 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200277 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530278 default 0xfd000000
279 help
280 This option allows you to select MMIO Base Address of sideband bus.
281
Shelley Chen4e9bb332021-10-20 15:43:45 -0700282config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530283 default 0xc0000000
284
285config CPU_BCLK_MHZ
286 int
287 default 100
288
289config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
290 int
291 default 120
292
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200293config CPU_XTAL_HZ
294 default 38400000
295
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530296config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
297 int
298 default 133
299
300config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
301 int
302 default 7
303
304config SOC_INTEL_I2C_DEV_MAX
305 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530306 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530307
Sean Rhodes0a162912022-05-21 10:38:09 +0100308config SOC_INTEL_ALDERLAKE_S3
309 bool
310 default n
311 help
312 Select if using S3 instead of S0ix to disable D3Cold.
313
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530314config SOC_INTEL_UART_DEV_MAX
315 int
316 default 7
317
318config CONSOLE_UART_BASE_ADDRESS
319 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800320 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530321 depends on INTEL_LPSS_UART_FOR_CONSOLE
322
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530323config VBT_DATA_SIZE_KB
324 int
325 default 9
326
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530327# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200328# Baudrate = (UART source clock * M) /(N *16)
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530329# ADL UART source clock: 120MHz
330config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
331 hex
332 default 0x25a
333
334config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
335 hex
336 default 0x7fff
337
Subrata Banik292afef2020-09-09 13:34:18 +0530338config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530339 select VBOOT_MUST_REQUEST_DISPLAY
340 select VBOOT_STARTS_IN_BOOTBLOCK
341 select VBOOT_VBNV_CMOS
342 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530343 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530344
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530345# Default hash block size is 1KiB. Increasing it to 4KiB to improve
346# hashing time as well as read time. This helps in improving
347# boot time for Alder Lake.
348config VBOOT_HASH_BLOCK_SIZE
349 hex
350 default 0x1000
351
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530352config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530353 default 0x200000
354
355config PRERAM_CBMEM_CONSOLE_SIZE
356 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530357 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530358
Subrata Banikee735942020-09-07 17:52:23 +0530359config FSP_HEADER_PATH
360 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530361 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700362 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +0200363 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
364 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530365 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
366
367config FSP_FD_PATH
368 string
369 depends on FSP_USE_REPO
Michał Żygowski073779b2022-06-29 11:32:01 +0200370 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
371 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530372
373config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
374 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000375 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530376 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800377 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530378 default 0
379 help
380 This is to control debug interface on SOC.
381 Setting non-zero value will allow to use DBC or DCI to debug SOC.
382 PlatformDebugConsent in FspmUpd.h has the details.
383
384 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800385 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
386 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800387
388config DATA_BUS_WIDTH
389 int
390 default 128
391
392config DIMMS_PER_CHANNEL
393 int
394 default 2
395
396config MRC_CHANNEL_WIDTH
397 int
398 default 16
399
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530400config ACPI_ADL_IPU_ES_SUPPORT
401 def_bool n
402 help
403 Enables ACPI entry to provide silicon type information to IPU kernel driver.
404
Subrata Banikceaf9d12022-06-05 19:33:33 +0530405choice
406 prompt "Multiprocessor (MP) Initialization configuration to use"
407 default USE_FSP_MP_INIT
408
409config USE_FSP_MP_INIT
410 bool "Use FSP MP init"
411 select MP_SERVICES_PPI_V2
412 help
413 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
414
415config USE_COREBOOT_MP_INIT
416 bool "Use coreboot MP init"
417 select RELOAD_MICROCODE_PATCH
418 help
419 Upon selection, coreboot performs MP Init.
420
421endchoice
422
Furquan Shaikhf888c682021-10-05 21:37:33 -0700423if STITCH_ME_BIN
424
425config CSE_BPDT_VERSION
426 default "1.7"
427
428endif
429
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530430config SI_DESC_REGION
431 string "Descriptor Region name"
432 default "SI_DESC"
433 help
434 Name of Descriptor Region in the FMAP
435
436config SI_DESC_REGION_SZ
437 int
438 default 4096
439 help
440 Size of Descriptor Region in the FMAP
441
Kangheui Won96787222022-06-28 15:52:43 +1000442config BUILDING_WITH_DEBUG_FSP
443 bool "Debug FSP is used for the build"
444 default n
445 help
446 Set this option if debug build of FSP is used.
447
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530448endif