blob: 0c68351eb38ab22d8a101206734636d2803f2ec4 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053031 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053034 select CACHE_MRC_SETTINGS
35 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020037 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020038 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080039 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053040 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053041 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053042 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053043 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053044 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053045 select GENERIC_GPIO_LIB
46 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053047 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053048 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053049 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053050 select INTEL_GMA_ACPI
51 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053052 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053053 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053054 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053055 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053057 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053058 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053060 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053061 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053062 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053063 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053064 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010065 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060066 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
67 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053068 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053069 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010072 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053073 select SOC_INTEL_COMMON_BLOCK_DTT
74 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053075 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070077 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060078 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080079 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053080 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070081 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053082 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053084 select SOC_INTEL_COMMON_BLOCK_SMM
85 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053086 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053087 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080088 select SOC_INTEL_COMMON_BLOCK_USB4
89 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
90 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070091 select SOC_INTEL_COMMON_BLOCK_XHCI
92 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053093 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053094 select SOC_INTEL_COMMON_PCH_BASE
95 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060096 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SSE2
98 select SUPPORT_CPU_UCODE_IN_CBFS
99 select TSC_MONOTONIC_TIMER
100 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530101 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530102 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +0530103
Subrata Banik095e2a72021-07-05 20:56:15 +0530104config ALDERLAKE_CAR_ENHANCED_NEM
105 bool
106 default y if !INTEL_CAR_NEM
107 select INTEL_CAR_NEM_ENHANCED
108 select CAR_HAS_SF_MASKS
109 select COS_MAPPED_TO_MSB
110 select CAR_HAS_L3_PROTECTED_WAYS
111
Subrata Banik2871e0e2020-09-27 11:30:58 +0530112config MAX_CPUS
113 int
114 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530115
116config DCACHE_RAM_BASE
117 default 0xfef00000
118
119config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530120 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530121 help
122 The size of the cache-as-ram region required during bootblock
123 and/or romstage.
124
125config DCACHE_BSP_STACK_SIZE
126 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530127 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530128 help
129 The amount of anticipated stack usage in CAR by bootblock and
130 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530131 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530132 (~1KiB).
133
134config FSP_TEMP_RAM_SIZE
135 hex
136 default 0x20000
137 help
138 The amount of anticipated heap usage in CAR by FSP.
139 Refer to Platform FSP integration guide document to know
140 the exact FSP requirement for Heap setup.
141
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700142config CHIPSET_DEVICETREE
143 string
144 default "soc/intel/alderlake/chipset.cb"
145
Subrata Banik683c95e2020-12-19 19:36:45 +0530146config EXT_BIOS_WIN_BASE
147 default 0xf8000000
148
149config EXT_BIOS_WIN_SIZE
150 default 0x2000000
151
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530152config IFD_CHIPSET
153 string
154 default "adl"
155
156config IED_REGION_SIZE
157 hex
158 default 0x400000
159
160config HEAP_SIZE
161 hex
162 default 0x10000
163
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700164# Intel recommends reserving the following resources per PCIe TBT root port,
165# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
166# - 42 buses
167# - 194 MiB Non-prefetchable memory
168# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700169if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700170
171config PCIEXP_HOTPLUG_BUSES
172 int
173 default 42
174
175config PCIEXP_HOTPLUG_MEM
176 hex
177 default 0xc200000
178
179config PCIEXP_HOTPLUG_PREFETCH_MEM
180 hex
181 default 0x1c000000
182
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700183endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700184
Subrata Banik85144d92021-01-09 16:17:45 +0530185config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530186 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530187 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530188 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100189 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530190
Subrata Banik85144d92021-01-09 16:17:45 +0530191config MAX_CPU_ROOT_PORTS
192 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530193 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530194 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100195 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530196
197config MAX_ROOT_PORTS
198 int
199 default MAX_PCH_ROOT_PORTS
200
Subrata Banikcffc9382021-01-29 18:41:35 +0530201config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530202 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530203 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530204 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100205 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530206
207config MAX_PCIE_CLOCK_REQ
208 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100209 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530210 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100211 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530212
213config SMM_TSEG_SIZE
214 hex
215 default 0x800000
216
217config SMM_RESERVED_SIZE
218 hex
219 default 0x200000
220
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530221config PCR_BASE_ADDRESS
222 hex
223 default 0xfd000000
224 help
225 This option allows you to select MMIO Base Address of sideband bus.
226
Shelley Chen4e9bb332021-10-20 15:43:45 -0700227config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530228 default 0xc0000000
229
230config CPU_BCLK_MHZ
231 int
232 default 100
233
234config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
235 int
236 default 120
237
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200238config CPU_XTAL_HZ
239 default 38400000
240
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530241config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
242 int
243 default 133
244
245config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
246 int
247 default 7
248
249config SOC_INTEL_I2C_DEV_MAX
250 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530251 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530252
253config SOC_INTEL_UART_DEV_MAX
254 int
255 default 7
256
257config CONSOLE_UART_BASE_ADDRESS
258 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800259 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530260 depends on INTEL_LPSS_UART_FOR_CONSOLE
261
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530262config VBT_DATA_SIZE_KB
263 int
264 default 9
265
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530266# Clock divider parameters for 115200 baud rate
267# Baudrate = (UART source clcok * M) /(N *16)
268# ADL UART source clock: 120MHz
269config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
270 hex
271 default 0x25a
272
273config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
274 hex
275 default 0x7fff
276
Subrata Banik292afef2020-09-09 13:34:18 +0530277config VBOOT
278 select VBOOT_SEPARATE_VERSTAGE
279 select VBOOT_MUST_REQUEST_DISPLAY
280 select VBOOT_STARTS_IN_BOOTBLOCK
281 select VBOOT_VBNV_CMOS
282 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530283 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530284
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530285# Default hash block size is 1KiB. Increasing it to 4KiB to improve
286# hashing time as well as read time. This helps in improving
287# boot time for Alder Lake.
288config VBOOT_HASH_BLOCK_SIZE
289 hex
290 default 0x1000
291
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530293 default 0x200000
294
295config PRERAM_CBMEM_CONSOLE_SIZE
296 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530297 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530298
Subrata Banikee735942020-09-07 17:52:23 +0530299config FSP_HEADER_PATH
300 string "Location of FSP headers"
301 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
302
303config FSP_FD_PATH
304 string
305 depends on FSP_USE_REPO
306 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530307
308config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
309 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000310 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530311 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800312 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530313 default 0
314 help
315 This is to control debug interface on SOC.
316 Setting non-zero value will allow to use DBC or DCI to debug SOC.
317 PlatformDebugConsent in FspmUpd.h has the details.
318
319 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800320 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
321 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800322
323config DATA_BUS_WIDTH
324 int
325 default 128
326
327config DIMMS_PER_CHANNEL
328 int
329 default 2
330
331config MRC_CHANNEL_WIDTH
332 int
333 default 16
334
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530335config ACPI_ADL_IPU_ES_SUPPORT
336 def_bool n
337 help
338 Enables ACPI entry to provide silicon type information to IPU kernel driver.
339
Furquan Shaikhf888c682021-10-05 21:37:33 -0700340if STITCH_ME_BIN
341
342config CSE_BPDT_VERSION
343 default "1.7"
344
345endif
346
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530347endif