blob: b87861b28170d4fea96b66a8195b0c0017ef57a4 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020021 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020022 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080023 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053025 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053026 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053027 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053028 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select GENERIC_GPIO_LIB
30 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053032 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053034 select INTEL_GMA_ACPI
35 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053036 select INTEL_GMA_OPREGION_2_1
Subrata Banik2871e0e2020-09-27 11:30:58 +053037 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053038 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053039 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053040 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053041 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053042 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053043 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053044 select REG_SCRIPT
45 select PMC_GLOBAL_RESET_ENABLE_LOCK
46 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053047 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053048 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053049 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053051 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010052 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060053 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
54 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053055 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053057 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010059 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select SOC_INTEL_COMMON_BLOCK_DTT
61 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053062 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053063 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070064 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060065 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080066 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053067 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070068 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053069 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select SOC_INTEL_COMMON_BLOCK_SMM
72 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053073 select SOC_INTEL_COMMON_BLOCK_TCSS
Eric Lai4ea47c32020-12-21 16:57:49 +080074 select SOC_INTEL_COMMON_BLOCK_USB4
75 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
76 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070077 select SOC_INTEL_COMMON_BLOCK_XHCI
78 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053079 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053080 select SOC_INTEL_COMMON_PCH_BASE
81 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060082 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SSE2
84 select SUPPORT_CPU_UCODE_IN_CBFS
85 select TSC_MONOTONIC_TIMER
86 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053087 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053088 select DISPLAY_FSP_VERSION_INFO
89 select HECI_DISABLE_USING_SMM
90
Subrata Banik095e2a72021-07-05 20:56:15 +053091config ALDERLAKE_CAR_ENHANCED_NEM
92 bool
93 default y if !INTEL_CAR_NEM
94 select INTEL_CAR_NEM_ENHANCED
95 select CAR_HAS_SF_MASKS
96 select COS_MAPPED_TO_MSB
97 select CAR_HAS_L3_PROTECTED_WAYS
98
Subrata Banik2871e0e2020-09-27 11:30:58 +053099config MAX_CPUS
100 int
101 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530102
103config DCACHE_RAM_BASE
104 default 0xfef00000
105
106config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530107 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530108 help
109 The size of the cache-as-ram region required during bootblock
110 and/or romstage.
111
112config DCACHE_BSP_STACK_SIZE
113 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530114 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530115 help
116 The amount of anticipated stack usage in CAR by bootblock and
117 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530118 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530119 (~1KiB).
120
121config FSP_TEMP_RAM_SIZE
122 hex
123 default 0x20000
124 help
125 The amount of anticipated heap usage in CAR by FSP.
126 Refer to Platform FSP integration guide document to know
127 the exact FSP requirement for Heap setup.
128
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700129config CHIPSET_DEVICETREE
130 string
131 default "soc/intel/alderlake/chipset.cb"
132
Subrata Banik683c95e2020-12-19 19:36:45 +0530133config EXT_BIOS_WIN_BASE
134 default 0xf8000000
135
136config EXT_BIOS_WIN_SIZE
137 default 0x2000000
138
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530139config IFD_CHIPSET
140 string
141 default "adl"
142
143config IED_REGION_SIZE
144 hex
145 default 0x400000
146
147config HEAP_SIZE
148 hex
149 default 0x10000
150
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700151# Intel recommends reserving the following resources per PCIe TBT root port,
152# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
153# - 42 buses
154# - 194 MiB Non-prefetchable memory
155# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700156if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700157
158config PCIEXP_HOTPLUG_BUSES
159 int
160 default 42
161
162config PCIEXP_HOTPLUG_MEM
163 hex
164 default 0xc200000
165
166config PCIEXP_HOTPLUG_PREFETCH_MEM
167 hex
168 default 0x1c000000
169
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700170endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700171
Subrata Banik85144d92021-01-09 16:17:45 +0530172config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530173 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530174 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530175 default 12
176
Subrata Banik85144d92021-01-09 16:17:45 +0530177config MAX_CPU_ROOT_PORTS
178 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530179 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530180 default 3
181
182config MAX_ROOT_PORTS
183 int
184 default MAX_PCH_ROOT_PORTS
185
Subrata Banikcffc9382021-01-29 18:41:35 +0530186config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530187 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530188 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
189 default 7
190
191config MAX_PCIE_CLOCK_REQ
192 int
193 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
194 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530195
196config SMM_TSEG_SIZE
197 hex
198 default 0x800000
199
200config SMM_RESERVED_SIZE
201 hex
202 default 0x200000
203
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530204config PCR_BASE_ADDRESS
205 hex
206 default 0xfd000000
207 help
208 This option allows you to select MMIO Base Address of sideband bus.
209
210config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530211 default 0xc0000000
212
213config CPU_BCLK_MHZ
214 int
215 default 100
216
217config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
218 int
219 default 120
220
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200221config CPU_XTAL_HZ
222 default 38400000
223
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530224config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
225 int
226 default 133
227
228config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
229 int
230 default 7
231
232config SOC_INTEL_I2C_DEV_MAX
233 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530234 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530235
236config SOC_INTEL_UART_DEV_MAX
237 int
238 default 7
239
240config CONSOLE_UART_BASE_ADDRESS
241 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800242 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530243 depends on INTEL_LPSS_UART_FOR_CONSOLE
244
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530245config VBT_DATA_SIZE_KB
246 int
247 default 9
248
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530249# Clock divider parameters for 115200 baud rate
250# Baudrate = (UART source clcok * M) /(N *16)
251# ADL UART source clock: 120MHz
252config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
253 hex
254 default 0x25a
255
256config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
257 hex
258 default 0x7fff
259
Subrata Banik292afef2020-09-09 13:34:18 +0530260config VBOOT
261 select VBOOT_SEPARATE_VERSTAGE
262 select VBOOT_MUST_REQUEST_DISPLAY
263 select VBOOT_STARTS_IN_BOOTBLOCK
264 select VBOOT_VBNV_CMOS
265 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530266 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530267
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530268# Default hash block size is 1KiB. Increasing it to 4KiB to improve
269# hashing time as well as read time. This helps in improving
270# boot time for Alder Lake.
271config VBOOT_HASH_BLOCK_SIZE
272 hex
273 default 0x1000
274
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530275config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530276 default 0x200000
277
278config PRERAM_CBMEM_CONSOLE_SIZE
279 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530280 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530281
Subrata Banikee735942020-09-07 17:52:23 +0530282config FSP_HEADER_PATH
283 string "Location of FSP headers"
284 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
285
286config FSP_FD_PATH
287 string
288 depends on FSP_USE_REPO
289 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530290
291config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
292 int "Debug Consent for ADL"
293 # USB DBC is more common for developers so make this default to 3 if
294 # SOC_INTEL_DEBUG_CONSENT=y
295 default 3 if SOC_INTEL_DEBUG_CONSENT
296 default 0
297 help
298 This is to control debug interface on SOC.
299 Setting non-zero value will allow to use DBC or DCI to debug SOC.
300 PlatformDebugConsent in FspmUpd.h has the details.
301
302 Desired platform debug type are
303 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
304 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
305 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800306
307config DATA_BUS_WIDTH
308 int
309 default 128
310
311config DIMMS_PER_CHANNEL
312 int
313 default 2
314
315config MRC_CHANNEL_WIDTH
316 int
317 default 16
318
Francois Toguocea4f922021-04-16 21:20:39 -0700319config SOC_INTEL_CRASHLOG
320 def_bool n
321 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
322 select ACPI_BERT
323 help
324 Enables CrashLog.
325
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530326endif