blob: cdf127f36d06a04481054a36c5f18b5677328619 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053032 select INTEL_GMA_ACPI
33 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053034 select INTEL_GMA_OPREGION_2_1
Subrata Banik2871e0e2020-09-27 11:30:58 +053035 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053040 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053041 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053042 select REG_SCRIPT
43 select PMC_GLOBAL_RESET_ENABLE_LOCK
44 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053045 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053046 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053047 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053048 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010055 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_DTT
57 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070060 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060061 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080062 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053063 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070064 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053065 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053066 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053067 select SOC_INTEL_COMMON_BLOCK_SMM
68 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080069 select SOC_INTEL_COMMON_BLOCK_USB4
70 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
71 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070072 select SOC_INTEL_COMMON_BLOCK_XHCI
73 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053074 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053075 select SOC_INTEL_COMMON_PCH_BASE
76 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060077 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SSE2
79 select SUPPORT_CPU_UCODE_IN_CBFS
80 select TSC_MONOTONIC_TIMER
81 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053082 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053083 select DISPLAY_FSP_VERSION_INFO
84 select HECI_DISABLE_USING_SMM
85
Subrata Banik095e2a72021-07-05 20:56:15 +053086config ALDERLAKE_CAR_ENHANCED_NEM
87 bool
88 default y if !INTEL_CAR_NEM
89 select INTEL_CAR_NEM_ENHANCED
90 select CAR_HAS_SF_MASKS
91 select COS_MAPPED_TO_MSB
92 select CAR_HAS_L3_PROTECTED_WAYS
93
Subrata Banik2871e0e2020-09-27 11:30:58 +053094config MAX_CPUS
95 int
96 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097
98config DCACHE_RAM_BASE
99 default 0xfef00000
100
101config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530102 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530103 help
104 The size of the cache-as-ram region required during bootblock
105 and/or romstage.
106
107config DCACHE_BSP_STACK_SIZE
108 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530109 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530110 help
111 The amount of anticipated stack usage in CAR by bootblock and
112 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530113 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 (~1KiB).
115
116config FSP_TEMP_RAM_SIZE
117 hex
118 default 0x20000
119 help
120 The amount of anticipated heap usage in CAR by FSP.
121 Refer to Platform FSP integration guide document to know
122 the exact FSP requirement for Heap setup.
123
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700124config CHIPSET_DEVICETREE
125 string
126 default "soc/intel/alderlake/chipset.cb"
127
Subrata Banik683c95e2020-12-19 19:36:45 +0530128config EXT_BIOS_WIN_BASE
129 default 0xf8000000
130
131config EXT_BIOS_WIN_SIZE
132 default 0x2000000
133
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530134config IFD_CHIPSET
135 string
136 default "adl"
137
138config IED_REGION_SIZE
139 hex
140 default 0x400000
141
142config HEAP_SIZE
143 hex
144 default 0x10000
145
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700146# Intel recommends reserving the following resources per PCIe TBT root port,
147# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
148# - 42 buses
149# - 194 MiB Non-prefetchable memory
150# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700151if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700152
153config PCIEXP_HOTPLUG_BUSES
154 int
155 default 42
156
157config PCIEXP_HOTPLUG_MEM
158 hex
159 default 0xc200000
160
161config PCIEXP_HOTPLUG_PREFETCH_MEM
162 hex
163 default 0x1c000000
164
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700165endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700166
Subrata Banik85144d92021-01-09 16:17:45 +0530167config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530168 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530169 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530170 default 12
171
Subrata Banik85144d92021-01-09 16:17:45 +0530172config MAX_CPU_ROOT_PORTS
173 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530174 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530175 default 3
176
177config MAX_ROOT_PORTS
178 int
179 default MAX_PCH_ROOT_PORTS
180
Subrata Banikcffc9382021-01-29 18:41:35 +0530181config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530182 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530183 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
184 default 7
185
186config MAX_PCIE_CLOCK_REQ
187 int
188 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
189 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530190
191config SMM_TSEG_SIZE
192 hex
193 default 0x800000
194
195config SMM_RESERVED_SIZE
196 hex
197 default 0x200000
198
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530199config PCR_BASE_ADDRESS
200 hex
201 default 0xfd000000
202 help
203 This option allows you to select MMIO Base Address of sideband bus.
204
205config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530206 default 0xc0000000
207
208config CPU_BCLK_MHZ
209 int
210 default 100
211
212config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
213 int
214 default 120
215
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200216config CPU_XTAL_HZ
217 default 38400000
218
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530219config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
220 int
221 default 133
222
223config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
224 int
225 default 7
226
227config SOC_INTEL_I2C_DEV_MAX
228 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530229 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530230
231config SOC_INTEL_UART_DEV_MAX
232 int
233 default 7
234
235config CONSOLE_UART_BASE_ADDRESS
236 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800237 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530238 depends on INTEL_LPSS_UART_FOR_CONSOLE
239
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530240config VBT_DATA_SIZE_KB
241 int
242 default 9
243
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530244# Clock divider parameters for 115200 baud rate
245# Baudrate = (UART source clcok * M) /(N *16)
246# ADL UART source clock: 120MHz
247config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
248 hex
249 default 0x25a
250
251config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
252 hex
253 default 0x7fff
254
Subrata Banik292afef2020-09-09 13:34:18 +0530255config VBOOT
256 select VBOOT_SEPARATE_VERSTAGE
257 select VBOOT_MUST_REQUEST_DISPLAY
258 select VBOOT_STARTS_IN_BOOTBLOCK
259 select VBOOT_VBNV_CMOS
260 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530261 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530262
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530263# Default hash block size is 1KiB. Increasing it to 4KiB to improve
264# hashing time as well as read time. This helps in improving
265# boot time for Alder Lake.
266config VBOOT_HASH_BLOCK_SIZE
267 hex
268 default 0x1000
269
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530270config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530271 default 0x200000
272
273config PRERAM_CBMEM_CONSOLE_SIZE
274 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530275 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530276
Subrata Banikee735942020-09-07 17:52:23 +0530277config FSP_HEADER_PATH
278 string "Location of FSP headers"
279 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
280
281config FSP_FD_PATH
282 string
283 depends on FSP_USE_REPO
284 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530285
286config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
287 int "Debug Consent for ADL"
288 # USB DBC is more common for developers so make this default to 3 if
289 # SOC_INTEL_DEBUG_CONSENT=y
290 default 3 if SOC_INTEL_DEBUG_CONSENT
291 default 0
292 help
293 This is to control debug interface on SOC.
294 Setting non-zero value will allow to use DBC or DCI to debug SOC.
295 PlatformDebugConsent in FspmUpd.h has the details.
296
297 Desired platform debug type are
298 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
299 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
300 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800301
302config DATA_BUS_WIDTH
303 int
304 default 128
305
306config DIMMS_PER_CHANNEL
307 int
308 default 2
309
310config MRC_CHANNEL_WIDTH
311 int
312 default 16
313
Francois Toguocea4f922021-04-16 21:20:39 -0700314config SOC_INTEL_CRASHLOG
315 def_bool n
316 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
317 select ACPI_BERT
318 help
319 Enables CrashLog.
320
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530321endif