Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 1 | config SOC_INTEL_ALDERLAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Alderlake support |
| 5 | |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 6 | config SOC_INTEL_ALDERLAKE_PCH_M |
| 7 | bool |
| 8 | help |
| 9 | Choose this option if you have PCH-M chipset. |
| 10 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 11 | if SOC_INTEL_ALDERLAKE |
| 12 | |
| 13 | config CPU_SPECIFIC_OPTIONS |
| 14 | def_bool y |
Angel Pons | a25eaff | 2020-09-23 15:37:15 +0200 | [diff] [blame] | 15 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 16 | select ARCH_X86 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 17 | select BOOT_DEVICE_SUPPORTS_WRITES |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 18 | select CACHE_MRC_SETTINGS |
| 19 | select CPU_INTEL_COMMON |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 20 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Michael Niewöhner | fe6070f | 2020-10-04 15:16:04 +0200 | [diff] [blame] | 21 | select CPU_SUPPORTS_PM_TIMER_EMULATION |
Eric Lai | 4ea47c3 | 2020-12-21 16:57:49 +0800 | [diff] [blame] | 22 | select DRIVERS_USB_ACPI |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 23 | select FSP_COMPRESS_FSP_S_LZ4 |
Subrata Banik | 683c95e | 2020-12-19 19:36:45 +0530 | [diff] [blame] | 24 | select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 25 | select FSP_M_XIP |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 26 | select FSP_STATUS_GLOBAL_RESET_REQUIRED_3 |
Subrata Banik | 298b359 | 2021-09-14 12:38:08 +0530 | [diff] [blame^] | 27 | select FSPS_HAS_ARCH_UPD |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 28 | select GENERIC_GPIO_LIB |
| 29 | select HAVE_FSP_GOP |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 30 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 31 | select HAVE_SMI_HANDLER |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 32 | select IDT_IN_EVERY_STAGE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 33 | select INTEL_GMA_ACPI |
| 34 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
Meera Ravindranath | 81d367f | 2021-07-08 09:39:11 +0530 | [diff] [blame] | 35 | select INTEL_GMA_OPREGION_2_1 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 36 | select IOAPIC |
Subrata Banik | 0aed4e5 | 2020-10-12 17:27:31 +0530 | [diff] [blame] | 37 | select INTEL_TME |
Aamir Bohra | 30cca6c | 2021-02-04 20:57:51 +0530 | [diff] [blame] | 38 | select MP_SERVICES_PPI_V2 |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 39 | select MRC_SETTINGS_PROTECT |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 40 | select PARALLEL_MP_AP_WORK |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 41 | select MICROCODE_BLOB_UNDISCLOSED |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 42 | select PLATFORM_USES_FSP2_2 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 43 | select REG_SCRIPT |
| 44 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
| 45 | select PMC_LOW_POWER_MODE_PROGRAM |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 46 | select SOC_INTEL_COMMON |
Subrata Banik | 0808992 | 2020-10-03 13:02:06 +0530 | [diff] [blame] | 47 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 48 | select SOC_INTEL_COMMON_BLOCK |
Subrata Banik | 0808992 | 2020-10-03 13:02:06 +0530 | [diff] [blame] | 49 | select SOC_INTEL_COMMON_BLOCK_ACPI |
ravindr1 | 7459657 | 2021-03-29 19:41:25 +0530 | [diff] [blame] | 50 | select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC |
Angel Pons | 98f672a | 2021-02-19 19:42:10 +0100 | [diff] [blame] | 51 | select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO |
Tim Wawrzynczak | 5faee2e | 2021-07-01 08:24:18 -0600 | [diff] [blame] | 52 | select SOC_INTEL_COMMON_BLOCK_ACPI_PEP |
| 53 | select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ |
Subrata Banik | 21974ab | 2020-10-31 21:40:43 +0530 | [diff] [blame] | 54 | select SOC_INTEL_COMMON_BLOCK_CAR |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 55 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK_CPU |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 57 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
Angel Pons | a4cd911 | 2021-02-19 19:23:38 +0100 | [diff] [blame] | 58 | select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 59 | select SOC_INTEL_COMMON_BLOCK_DTT |
| 60 | select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 61 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 62 | select SOC_INTEL_COMMON_BLOCK_HDA |
Tim Wawrzynczak | 0c057c2 | 2021-03-04 10:56:28 -0700 | [diff] [blame] | 63 | select SOC_INTEL_COMMON_BLOCK_IPU |
Tim Wawrzynczak | 43607e4 | 2021-05-18 09:04:42 -0600 | [diff] [blame] | 64 | select SOC_INTEL_COMMON_BLOCK_IRQ |
Furquan Shaikh | a1c247b | 2020-12-31 22:50:14 -0800 | [diff] [blame] | 65 | select SOC_INTEL_COMMON_BLOCK_MEMINIT |
Rizwan Qureshi | 307be99 | 2021-04-08 20:35:29 +0530 | [diff] [blame] | 66 | select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3 |
Lean Sheng Tan | 7502000 | 2021-06-30 01:47:48 -0700 | [diff] [blame] | 67 | select SOC_INTEL_COMMON_BLOCK_PMC_EPOC |
Sumeet R Pawnikar | 77298c6 | 2021-03-10 21:09:37 +0530 | [diff] [blame] | 68 | select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 69 | select SOC_INTEL_COMMON_BLOCK_SA |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 70 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 71 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
Subrata Banik | 8407c34 | 2021-09-08 20:15:36 +0530 | [diff] [blame] | 72 | select SOC_INTEL_COMMON_BLOCK_TCSS |
Eric Lai | 4ea47c3 | 2020-12-21 16:57:49 +0800 | [diff] [blame] | 73 | select SOC_INTEL_COMMON_BLOCK_USB4 |
| 74 | select SOC_INTEL_COMMON_BLOCK_USB4_PCIE |
| 75 | select SOC_INTEL_COMMON_BLOCK_USB4_XHCI |
Tim Wawrzynczak | 242da79 | 2020-11-10 10:13:54 -0700 | [diff] [blame] | 76 | select SOC_INTEL_COMMON_BLOCK_XHCI |
| 77 | select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 78 | select SOC_INTEL_COMMON_FSP_RESET |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 79 | select SOC_INTEL_COMMON_PCH_BASE |
| 80 | select SOC_INTEL_COMMON_RESET |
Tim Wawrzynczak | c0e82e7 | 2021-06-17 12:42:35 -0600 | [diff] [blame] | 81 | select SOC_INTEL_CSE_SET_EOP |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 82 | select SSE2 |
| 83 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 84 | select TSC_MONOTONIC_TIMER |
| 85 | select UDELAY_TSC |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 86 | select UDK_202005_BINDING |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 87 | select DISPLAY_FSP_VERSION_INFO |
| 88 | select HECI_DISABLE_USING_SMM |
| 89 | |
Subrata Banik | 095e2a7 | 2021-07-05 20:56:15 +0530 | [diff] [blame] | 90 | config ALDERLAKE_CAR_ENHANCED_NEM |
| 91 | bool |
| 92 | default y if !INTEL_CAR_NEM |
| 93 | select INTEL_CAR_NEM_ENHANCED |
| 94 | select CAR_HAS_SF_MASKS |
| 95 | select COS_MAPPED_TO_MSB |
| 96 | select CAR_HAS_L3_PROTECTED_WAYS |
| 97 | |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 98 | config MAX_CPUS |
| 99 | int |
| 100 | default 24 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 101 | |
| 102 | config DCACHE_RAM_BASE |
| 103 | default 0xfef00000 |
| 104 | |
| 105 | config DCACHE_RAM_SIZE |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 106 | default 0xc0000 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 107 | help |
| 108 | The size of the cache-as-ram region required during bootblock |
| 109 | and/or romstage. |
| 110 | |
| 111 | config DCACHE_BSP_STACK_SIZE |
| 112 | hex |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 113 | default 0x80400 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 114 | help |
| 115 | The amount of anticipated stack usage in CAR by bootblock and |
| 116 | other stages. In the case of FSP_USES_CB_STACK default value will be |
Subrata Banik | 191bd82 | 2020-11-21 19:30:57 +0530 | [diff] [blame] | 117 | sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 118 | (~1KiB). |
| 119 | |
| 120 | config FSP_TEMP_RAM_SIZE |
| 121 | hex |
| 122 | default 0x20000 |
| 123 | help |
| 124 | The amount of anticipated heap usage in CAR by FSP. |
| 125 | Refer to Platform FSP integration guide document to know |
| 126 | the exact FSP requirement for Heap setup. |
| 127 | |
Tim Wawrzynczak | 092813a | 2020-11-24 13:48:56 -0700 | [diff] [blame] | 128 | config CHIPSET_DEVICETREE |
| 129 | string |
| 130 | default "soc/intel/alderlake/chipset.cb" |
| 131 | |
Subrata Banik | 683c95e | 2020-12-19 19:36:45 +0530 | [diff] [blame] | 132 | config EXT_BIOS_WIN_BASE |
| 133 | default 0xf8000000 |
| 134 | |
| 135 | config EXT_BIOS_WIN_SIZE |
| 136 | default 0x2000000 |
| 137 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 138 | config IFD_CHIPSET |
| 139 | string |
| 140 | default "adl" |
| 141 | |
| 142 | config IED_REGION_SIZE |
| 143 | hex |
| 144 | default 0x400000 |
| 145 | |
| 146 | config HEAP_SIZE |
| 147 | hex |
| 148 | default 0x10000 |
| 149 | |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 150 | # Intel recommends reserving the following resources per PCIe TBT root port, |
| 151 | # from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5 |
| 152 | # - 42 buses |
| 153 | # - 194 MiB Non-prefetchable memory |
| 154 | # - 448 MiB Prefetchable memory |
Furquan Shaikh | d9f5d90 | 2021-08-24 13:53:43 -0700 | [diff] [blame] | 155 | if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 156 | |
| 157 | config PCIEXP_HOTPLUG_BUSES |
| 158 | int |
| 159 | default 42 |
| 160 | |
| 161 | config PCIEXP_HOTPLUG_MEM |
| 162 | hex |
| 163 | default 0xc200000 |
| 164 | |
| 165 | config PCIEXP_HOTPLUG_PREFETCH_MEM |
| 166 | hex |
| 167 | default 0x1c000000 |
| 168 | |
Furquan Shaikh | d9f5d90 | 2021-08-24 13:53:43 -0700 | [diff] [blame] | 169 | endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES |
Tim Wawrzynczak | 8d11cdc | 2021-03-12 12:46:02 -0700 | [diff] [blame] | 170 | |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 171 | config MAX_PCH_ROOT_PORTS |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 172 | int |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 173 | default 10 if SOC_INTEL_ALDERLAKE_PCH_M |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 174 | default 12 |
| 175 | |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 176 | config MAX_CPU_ROOT_PORTS |
| 177 | int |
Varshit Pandya | b5df56f | 2021-01-18 09:44:35 +0530 | [diff] [blame] | 178 | default 1 if SOC_INTEL_ALDERLAKE_PCH_M |
Subrata Banik | 85144d9 | 2021-01-09 16:17:45 +0530 | [diff] [blame] | 179 | default 3 |
| 180 | |
| 181 | config MAX_ROOT_PORTS |
| 182 | int |
| 183 | default MAX_PCH_ROOT_PORTS |
| 184 | |
Subrata Banik | cffc938 | 2021-01-29 18:41:35 +0530 | [diff] [blame] | 185 | config MAX_PCIE_CLOCK_SRC |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 186 | int |
Subrata Banik | cffc938 | 2021-01-29 18:41:35 +0530 | [diff] [blame] | 187 | default 6 if SOC_INTEL_ALDERLAKE_PCH_M |
| 188 | default 7 |
| 189 | |
| 190 | config MAX_PCIE_CLOCK_REQ |
| 191 | int |
| 192 | default 6 if SOC_INTEL_ALDERLAKE_PCH_M |
| 193 | default 10 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 194 | |
| 195 | config SMM_TSEG_SIZE |
| 196 | hex |
| 197 | default 0x800000 |
| 198 | |
| 199 | config SMM_RESERVED_SIZE |
| 200 | hex |
| 201 | default 0x200000 |
| 202 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 203 | config PCR_BASE_ADDRESS |
| 204 | hex |
| 205 | default 0xfd000000 |
| 206 | help |
| 207 | This option allows you to select MMIO Base Address of sideband bus. |
| 208 | |
| 209 | config MMCONF_BASE_ADDRESS |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 210 | default 0xc0000000 |
| 211 | |
| 212 | config CPU_BCLK_MHZ |
| 213 | int |
| 214 | default 100 |
| 215 | |
| 216 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
| 217 | int |
| 218 | default 120 |
| 219 | |
Michael Niewöhner | dadcbfb | 2020-10-04 14:48:05 +0200 | [diff] [blame] | 220 | config CPU_XTAL_HZ |
| 221 | default 38400000 |
| 222 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 223 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 224 | int |
| 225 | default 133 |
| 226 | |
| 227 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 228 | int |
| 229 | default 7 |
| 230 | |
| 231 | config SOC_INTEL_I2C_DEV_MAX |
| 232 | int |
Varshit B Pandya | 339f0e7 | 2021-07-14 11:08:23 +0530 | [diff] [blame] | 233 | default 8 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 234 | |
| 235 | config SOC_INTEL_UART_DEV_MAX |
| 236 | int |
| 237 | default 7 |
| 238 | |
| 239 | config CONSOLE_UART_BASE_ADDRESS |
| 240 | hex |
Bora Guvendik | 2a70419 | 2020-11-16 11:23:48 -0800 | [diff] [blame] | 241 | default 0xfe03e000 |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 242 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 243 | |
Maulik V Vaghela | 996bab4 | 2021-02-05 12:03:19 +0530 | [diff] [blame] | 244 | config VBT_DATA_SIZE_KB |
| 245 | int |
| 246 | default 9 |
| 247 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 248 | # Clock divider parameters for 115200 baud rate |
| 249 | # Baudrate = (UART source clcok * M) /(N *16) |
| 250 | # ADL UART source clock: 120MHz |
| 251 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 252 | hex |
| 253 | default 0x25a |
| 254 | |
| 255 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 256 | hex |
| 257 | default 0x7fff |
| 258 | |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 259 | config VBOOT |
| 260 | select VBOOT_SEPARATE_VERSTAGE |
| 261 | select VBOOT_MUST_REQUEST_DISPLAY |
| 262 | select VBOOT_STARTS_IN_BOOTBLOCK |
| 263 | select VBOOT_VBNV_CMOS |
| 264 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Subrata Banik | 3423786 | 2021-06-17 23:36:02 +0530 | [diff] [blame] | 265 | select VBOOT_X86_SHA256_ACCELERATION |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 266 | |
MAULIK V VAGHELA | 84532da | 2021-08-25 16:41:23 +0530 | [diff] [blame] | 267 | # Default hash block size is 1KiB. Increasing it to 4KiB to improve |
| 268 | # hashing time as well as read time. This helps in improving |
| 269 | # boot time for Alder Lake. |
| 270 | config VBOOT_HASH_BLOCK_SIZE |
| 271 | hex |
| 272 | default 0x1000 |
| 273 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 274 | config CBFS_SIZE |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 275 | default 0x200000 |
| 276 | |
| 277 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 278 | hex |
Subrata Banik | bf75055 | 2021-07-10 20:30:57 +0530 | [diff] [blame] | 279 | default 0x2000 |
Subrata Banik | 2871e0e | 2020-09-27 11:30:58 +0530 | [diff] [blame] | 280 | |
Subrata Banik | ee73594 | 2020-09-07 17:52:23 +0530 | [diff] [blame] | 281 | config FSP_HEADER_PATH |
| 282 | string "Location of FSP headers" |
| 283 | default "src/vendorcode/intel/fsp/fsp2_0/alderlake/" |
| 284 | |
| 285 | config FSP_FD_PATH |
| 286 | string |
| 287 | depends on FSP_USE_REPO |
| 288 | default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd" |
Subrata Banik | 292afef | 2020-09-09 13:34:18 +0530 | [diff] [blame] | 289 | |
| 290 | config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT |
| 291 | int "Debug Consent for ADL" |
| 292 | # USB DBC is more common for developers so make this default to 3 if |
| 293 | # SOC_INTEL_DEBUG_CONSENT=y |
| 294 | default 3 if SOC_INTEL_DEBUG_CONSENT |
| 295 | default 0 |
| 296 | help |
| 297 | This is to control debug interface on SOC. |
| 298 | Setting non-zero value will allow to use DBC or DCI to debug SOC. |
| 299 | PlatformDebugConsent in FspmUpd.h has the details. |
| 300 | |
| 301 | Desired platform debug type are |
| 302 | 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB), |
| 303 | 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC), |
| 304 | 6:Enable (2-wire DCI OOB), 7:Manual |
Furquan Shaikh | a1c247b | 2020-12-31 22:50:14 -0800 | [diff] [blame] | 305 | |
| 306 | config DATA_BUS_WIDTH |
| 307 | int |
| 308 | default 128 |
| 309 | |
| 310 | config DIMMS_PER_CHANNEL |
| 311 | int |
| 312 | default 2 |
| 313 | |
| 314 | config MRC_CHANNEL_WIDTH |
| 315 | int |
| 316 | default 16 |
| 317 | |
Francois Toguo | cea4f92 | 2021-04-16 21:20:39 -0700 | [diff] [blame] | 318 | config SOC_INTEL_CRASHLOG |
| 319 | def_bool n |
| 320 | select SOC_INTEL_COMMON_BLOCK_CRASHLOG |
| 321 | select ACPI_BERT |
| 322 | help |
| 323 | Enables CrashLog. |
| 324 | |
Subrata Banik | b3ced6a | 2020-08-04 13:34:03 +0530 | [diff] [blame] | 325 | endif |