blob: 915dd3f38176fcdabe95b4519500395b2c245680 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053027 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053028 select GENERIC_GPIO_LIB
29 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053030 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053031 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053032 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053035 select INTEL_GMA_OPREGION_2_1
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053037 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053038 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053039 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053040 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060052 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
53 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053054 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053055 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053056 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010058 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_DTT
60 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053062 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070063 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060064 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080065 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053066 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070067 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053068 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053070 select SOC_INTEL_COMMON_BLOCK_SMM
71 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053072 select SOC_INTEL_COMMON_BLOCK_TCSS
Eric Lai4ea47c32020-12-21 16:57:49 +080073 select SOC_INTEL_COMMON_BLOCK_USB4
74 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
75 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070076 select SOC_INTEL_COMMON_BLOCK_XHCI
77 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053078 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053079 select SOC_INTEL_COMMON_PCH_BASE
80 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060081 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082 select SSE2
83 select SUPPORT_CPU_UCODE_IN_CBFS
84 select TSC_MONOTONIC_TIMER
85 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053086 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053087 select DISPLAY_FSP_VERSION_INFO
88 select HECI_DISABLE_USING_SMM
89
Subrata Banik095e2a72021-07-05 20:56:15 +053090config ALDERLAKE_CAR_ENHANCED_NEM
91 bool
92 default y if !INTEL_CAR_NEM
93 select INTEL_CAR_NEM_ENHANCED
94 select CAR_HAS_SF_MASKS
95 select COS_MAPPED_TO_MSB
96 select CAR_HAS_L3_PROTECTED_WAYS
97
Subrata Banik2871e0e2020-09-27 11:30:58 +053098config MAX_CPUS
99 int
100 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530101
102config DCACHE_RAM_BASE
103 default 0xfef00000
104
105config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530106 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530107 help
108 The size of the cache-as-ram region required during bootblock
109 and/or romstage.
110
111config DCACHE_BSP_STACK_SIZE
112 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530113 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 help
115 The amount of anticipated stack usage in CAR by bootblock and
116 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530117 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530118 (~1KiB).
119
120config FSP_TEMP_RAM_SIZE
121 hex
122 default 0x20000
123 help
124 The amount of anticipated heap usage in CAR by FSP.
125 Refer to Platform FSP integration guide document to know
126 the exact FSP requirement for Heap setup.
127
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700128config CHIPSET_DEVICETREE
129 string
130 default "soc/intel/alderlake/chipset.cb"
131
Subrata Banik683c95e2020-12-19 19:36:45 +0530132config EXT_BIOS_WIN_BASE
133 default 0xf8000000
134
135config EXT_BIOS_WIN_SIZE
136 default 0x2000000
137
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530138config IFD_CHIPSET
139 string
140 default "adl"
141
142config IED_REGION_SIZE
143 hex
144 default 0x400000
145
146config HEAP_SIZE
147 hex
148 default 0x10000
149
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700150# Intel recommends reserving the following resources per PCIe TBT root port,
151# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
152# - 42 buses
153# - 194 MiB Non-prefetchable memory
154# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700155if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700156
157config PCIEXP_HOTPLUG_BUSES
158 int
159 default 42
160
161config PCIEXP_HOTPLUG_MEM
162 hex
163 default 0xc200000
164
165config PCIEXP_HOTPLUG_PREFETCH_MEM
166 hex
167 default 0x1c000000
168
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700169endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700170
Subrata Banik85144d92021-01-09 16:17:45 +0530171config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530172 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530173 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530174 default 12
175
Subrata Banik85144d92021-01-09 16:17:45 +0530176config MAX_CPU_ROOT_PORTS
177 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530178 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530179 default 3
180
181config MAX_ROOT_PORTS
182 int
183 default MAX_PCH_ROOT_PORTS
184
Subrata Banikcffc9382021-01-29 18:41:35 +0530185config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530186 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530187 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
188 default 7
189
190config MAX_PCIE_CLOCK_REQ
191 int
192 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
193 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530194
195config SMM_TSEG_SIZE
196 hex
197 default 0x800000
198
199config SMM_RESERVED_SIZE
200 hex
201 default 0x200000
202
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530203config PCR_BASE_ADDRESS
204 hex
205 default 0xfd000000
206 help
207 This option allows you to select MMIO Base Address of sideband bus.
208
209config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530210 default 0xc0000000
211
212config CPU_BCLK_MHZ
213 int
214 default 100
215
216config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
217 int
218 default 120
219
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200220config CPU_XTAL_HZ
221 default 38400000
222
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530223config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
224 int
225 default 133
226
227config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
228 int
229 default 7
230
231config SOC_INTEL_I2C_DEV_MAX
232 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530233 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530234
235config SOC_INTEL_UART_DEV_MAX
236 int
237 default 7
238
239config CONSOLE_UART_BASE_ADDRESS
240 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800241 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530242 depends on INTEL_LPSS_UART_FOR_CONSOLE
243
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530244config VBT_DATA_SIZE_KB
245 int
246 default 9
247
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530248# Clock divider parameters for 115200 baud rate
249# Baudrate = (UART source clcok * M) /(N *16)
250# ADL UART source clock: 120MHz
251config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
252 hex
253 default 0x25a
254
255config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
256 hex
257 default 0x7fff
258
Subrata Banik292afef2020-09-09 13:34:18 +0530259config VBOOT
260 select VBOOT_SEPARATE_VERSTAGE
261 select VBOOT_MUST_REQUEST_DISPLAY
262 select VBOOT_STARTS_IN_BOOTBLOCK
263 select VBOOT_VBNV_CMOS
264 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530265 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530266
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530267# Default hash block size is 1KiB. Increasing it to 4KiB to improve
268# hashing time as well as read time. This helps in improving
269# boot time for Alder Lake.
270config VBOOT_HASH_BLOCK_SIZE
271 hex
272 default 0x1000
273
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530274config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530275 default 0x200000
276
277config PRERAM_CBMEM_CONSOLE_SIZE
278 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530279 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530280
Subrata Banikee735942020-09-07 17:52:23 +0530281config FSP_HEADER_PATH
282 string "Location of FSP headers"
283 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
284
285config FSP_FD_PATH
286 string
287 depends on FSP_USE_REPO
288 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530289
290config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
291 int "Debug Consent for ADL"
292 # USB DBC is more common for developers so make this default to 3 if
293 # SOC_INTEL_DEBUG_CONSENT=y
294 default 3 if SOC_INTEL_DEBUG_CONSENT
295 default 0
296 help
297 This is to control debug interface on SOC.
298 Setting non-zero value will allow to use DBC or DCI to debug SOC.
299 PlatformDebugConsent in FspmUpd.h has the details.
300
301 Desired platform debug type are
302 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
303 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
304 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800305
306config DATA_BUS_WIDTH
307 int
308 default 128
309
310config DIMMS_PER_CHANNEL
311 int
312 default 2
313
314config MRC_CHANNEL_WIDTH
315 int
316 default 16
317
Francois Toguocea4f922021-04-16 21:20:39 -0700318config SOC_INTEL_CRASHLOG
319 def_bool n
320 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
321 select ACPI_BERT
322 help
323 Enables CrashLog.
324
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530325endif