blob: 7480a410e26be080b0fbd6f5d1db8c3dee0a6d6a [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Subrata Banik2871e0e2020-09-27 11:30:58 +053016 select ARCH_ALL_STAGES_X86_32
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
32 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
35 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP
40 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053050 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010051 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053052 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053054 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053055 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010056 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053057 select SOC_INTEL_COMMON_BLOCK_DTT
58 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053059 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070061 select SOC_INTEL_COMMON_BLOCK_IPU
Furquan Shaikha1c247b2020-12-31 22:50:14 -080062 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053063 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053064 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053065 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select SOC_INTEL_COMMON_BLOCK_SMM
67 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080068 select SOC_INTEL_COMMON_BLOCK_USB4
69 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
70 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070071 select SOC_INTEL_COMMON_BLOCK_XHCI
72 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053073 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053074 select SOC_INTEL_COMMON_PCH_BASE
75 select SOC_INTEL_COMMON_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053076 select SSE2
77 select SUPPORT_CPU_UCODE_IN_CBFS
78 select TSC_MONOTONIC_TIMER
79 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053080 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053081 select DISPLAY_FSP_VERSION_INFO
82 select HECI_DISABLE_USING_SMM
83
84config MAX_CPUS
85 int
86 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053087
88config DCACHE_RAM_BASE
89 default 0xfef00000
90
91config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +053092 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +053093 help
94 The size of the cache-as-ram region required during bootblock
95 and/or romstage.
96
97config DCACHE_BSP_STACK_SIZE
98 hex
Subrata Banik191bd822020-11-21 19:30:57 +053099 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530100 help
101 The amount of anticipated stack usage in CAR by bootblock and
102 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530103 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530104 (~1KiB).
105
106config FSP_TEMP_RAM_SIZE
107 hex
108 default 0x20000
109 help
110 The amount of anticipated heap usage in CAR by FSP.
111 Refer to Platform FSP integration guide document to know
112 the exact FSP requirement for Heap setup.
113
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700114config CHIPSET_DEVICETREE
115 string
116 default "soc/intel/alderlake/chipset.cb"
117
Subrata Banik683c95e2020-12-19 19:36:45 +0530118config EXT_BIOS_WIN_BASE
119 default 0xf8000000
120
121config EXT_BIOS_WIN_SIZE
122 default 0x2000000
123
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530124config IFD_CHIPSET
125 string
126 default "adl"
127
128config IED_REGION_SIZE
129 hex
130 default 0x400000
131
132config HEAP_SIZE
133 hex
134 default 0x10000
135
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700136# Intel recommends reserving the following resources per PCIe TBT root port,
137# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
138# - 42 buses
139# - 194 MiB Non-prefetchable memory
140# - 448 MiB Prefetchable memory
141config ADL_ENABLE_USB4_PCIE_RESOURCES
142 def_bool n
143 select PCIEXP_HOTPLUG
144
145if ADL_ENABLE_USB4_PCIE_RESOURCES
146
147config PCIEXP_HOTPLUG_BUSES
148 int
149 default 42
150
151config PCIEXP_HOTPLUG_MEM
152 hex
153 default 0xc200000
154
155config PCIEXP_HOTPLUG_PREFETCH_MEM
156 hex
157 default 0x1c000000
158
159endif # ADL_ENABLE_USB4_PCIE_RESOURCES
160
Subrata Banik85144d92021-01-09 16:17:45 +0530161config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530162 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530163 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530164 default 12
165
Subrata Banik85144d92021-01-09 16:17:45 +0530166config MAX_CPU_ROOT_PORTS
167 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530168 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530169 default 3
170
171config MAX_ROOT_PORTS
172 int
173 default MAX_PCH_ROOT_PORTS
174
Subrata Banikcffc9382021-01-29 18:41:35 +0530175config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530176 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530177 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
178 default 7
179
180config MAX_PCIE_CLOCK_REQ
181 int
182 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
183 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530184
185config SMM_TSEG_SIZE
186 hex
187 default 0x800000
188
189config SMM_RESERVED_SIZE
190 hex
191 default 0x200000
192
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530193config PCR_BASE_ADDRESS
194 hex
195 default 0xfd000000
196 help
197 This option allows you to select MMIO Base Address of sideband bus.
198
199config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530200 default 0xc0000000
201
202config CPU_BCLK_MHZ
203 int
204 default 100
205
206config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
207 int
208 default 120
209
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200210config CPU_XTAL_HZ
211 default 38400000
212
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530213config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
214 int
215 default 133
216
217config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
218 int
219 default 7
220
221config SOC_INTEL_I2C_DEV_MAX
222 int
223 default 6
224
225config SOC_INTEL_UART_DEV_MAX
226 int
227 default 7
228
229config CONSOLE_UART_BASE_ADDRESS
230 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800231 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530232 depends on INTEL_LPSS_UART_FOR_CONSOLE
233
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530234config VBT_DATA_SIZE_KB
235 int
236 default 9
237
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530238# Clock divider parameters for 115200 baud rate
239# Baudrate = (UART source clcok * M) /(N *16)
240# ADL UART source clock: 120MHz
241config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
242 hex
243 default 0x25a
244
245config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
246 hex
247 default 0x7fff
248
Subrata Banik292afef2020-09-09 13:34:18 +0530249config VBOOT
250 select VBOOT_SEPARATE_VERSTAGE
251 select VBOOT_MUST_REQUEST_DISPLAY
252 select VBOOT_STARTS_IN_BOOTBLOCK
253 select VBOOT_VBNV_CMOS
254 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
255
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530256config CBFS_SIZE
257 hex
258 default 0x200000
259
260config PRERAM_CBMEM_CONSOLE_SIZE
261 hex
262 default 0x1400
Subrata Banik2871e0e2020-09-27 11:30:58 +0530263
Subrata Banikee735942020-09-07 17:52:23 +0530264config FSP_HEADER_PATH
265 string "Location of FSP headers"
266 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
267
268config FSP_FD_PATH
269 string
270 depends on FSP_USE_REPO
271 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530272
273config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
274 int "Debug Consent for ADL"
275 # USB DBC is more common for developers so make this default to 3 if
276 # SOC_INTEL_DEBUG_CONSENT=y
277 default 3 if SOC_INTEL_DEBUG_CONSENT
278 default 0
279 help
280 This is to control debug interface on SOC.
281 Setting non-zero value will allow to use DBC or DCI to debug SOC.
282 PlatformDebugConsent in FspmUpd.h has the details.
283
284 Desired platform debug type are
285 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
286 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
287 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800288
289config DATA_BUS_WIDTH
290 int
291 default 128
292
293config DIMMS_PER_CHANNEL
294 int
295 default 2
296
297config MRC_CHANNEL_WIDTH
298 int
299 default 16
300
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530301endif