blob: 9fe2668899543418a5bb0ad75f50303f6e1582ad [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020031 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053032 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053033 select CACHE_MRC_SETTINGS
34 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053035 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020036 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020037 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080038 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053040 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053041 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053042 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik298b3592021-09-14 12:38:08 +053043 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053044 select GENERIC_GPIO_LIB
45 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select INTEL_GMA_ACPI
50 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053051 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053052 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053053 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053054 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053055 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053056 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053057 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053059 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053060 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053062 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053063 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010064 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060065 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
66 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053067 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053068 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053069 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053070 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010071 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053072 select SOC_INTEL_COMMON_BLOCK_DTT
73 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053074 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070076 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060077 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080078 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053079 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070080 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053081 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053083 select SOC_INTEL_COMMON_BLOCK_SMM
84 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053085 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053086 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080087 select SOC_INTEL_COMMON_BLOCK_USB4
88 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
89 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070090 select SOC_INTEL_COMMON_BLOCK_XHCI
91 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053092 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053093 select SOC_INTEL_COMMON_PCH_BASE
94 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060095 select SOC_INTEL_CSE_SET_EOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053096 select SSE2
97 select SUPPORT_CPU_UCODE_IN_CBFS
98 select TSC_MONOTONIC_TIMER
99 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530100 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530101 select DISPLAY_FSP_VERSION_INFO
Subrata Banik2871e0e2020-09-27 11:30:58 +0530102
Subrata Banik095e2a72021-07-05 20:56:15 +0530103config ALDERLAKE_CAR_ENHANCED_NEM
104 bool
105 default y if !INTEL_CAR_NEM
106 select INTEL_CAR_NEM_ENHANCED
107 select CAR_HAS_SF_MASKS
108 select COS_MAPPED_TO_MSB
109 select CAR_HAS_L3_PROTECTED_WAYS
110
Subrata Banik2871e0e2020-09-27 11:30:58 +0530111config MAX_CPUS
112 int
113 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114
115config DCACHE_RAM_BASE
116 default 0xfef00000
117
118config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530119 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530120 help
121 The size of the cache-as-ram region required during bootblock
122 and/or romstage.
123
124config DCACHE_BSP_STACK_SIZE
125 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530126 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530127 help
128 The amount of anticipated stack usage in CAR by bootblock and
129 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530130 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530131 (~1KiB).
132
133config FSP_TEMP_RAM_SIZE
134 hex
135 default 0x20000
136 help
137 The amount of anticipated heap usage in CAR by FSP.
138 Refer to Platform FSP integration guide document to know
139 the exact FSP requirement for Heap setup.
140
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700141config CHIPSET_DEVICETREE
142 string
143 default "soc/intel/alderlake/chipset.cb"
144
Subrata Banik683c95e2020-12-19 19:36:45 +0530145config EXT_BIOS_WIN_BASE
146 default 0xf8000000
147
148config EXT_BIOS_WIN_SIZE
149 default 0x2000000
150
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530151config IFD_CHIPSET
152 string
153 default "adl"
154
155config IED_REGION_SIZE
156 hex
157 default 0x400000
158
159config HEAP_SIZE
160 hex
161 default 0x10000
162
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700163# Intel recommends reserving the following resources per PCIe TBT root port,
164# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
165# - 42 buses
166# - 194 MiB Non-prefetchable memory
167# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700168if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700169
170config PCIEXP_HOTPLUG_BUSES
171 int
172 default 42
173
174config PCIEXP_HOTPLUG_MEM
175 hex
176 default 0xc200000
177
178config PCIEXP_HOTPLUG_PREFETCH_MEM
179 hex
180 default 0x1c000000
181
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700182endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700183
Subrata Banik85144d92021-01-09 16:17:45 +0530184config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530185 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530186 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530187 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100188 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530189
Subrata Banik85144d92021-01-09 16:17:45 +0530190config MAX_CPU_ROOT_PORTS
191 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530192 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530193 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100194 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530195
196config MAX_ROOT_PORTS
197 int
198 default MAX_PCH_ROOT_PORTS
199
Subrata Banikcffc9382021-01-29 18:41:35 +0530200config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530201 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530202 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530203 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100204 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530205
206config MAX_PCIE_CLOCK_REQ
207 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100208 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530209 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100210 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530211
212config SMM_TSEG_SIZE
213 hex
214 default 0x800000
215
216config SMM_RESERVED_SIZE
217 hex
218 default 0x200000
219
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530220config PCR_BASE_ADDRESS
221 hex
222 default 0xfd000000
223 help
224 This option allows you to select MMIO Base Address of sideband bus.
225
Shelley Chen4e9bb332021-10-20 15:43:45 -0700226config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530227 default 0xc0000000
228
229config CPU_BCLK_MHZ
230 int
231 default 100
232
233config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
234 int
235 default 120
236
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200237config CPU_XTAL_HZ
238 default 38400000
239
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530240config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
241 int
242 default 133
243
244config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
245 int
246 default 7
247
248config SOC_INTEL_I2C_DEV_MAX
249 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530250 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530251
252config SOC_INTEL_UART_DEV_MAX
253 int
254 default 7
255
256config CONSOLE_UART_BASE_ADDRESS
257 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800258 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530259 depends on INTEL_LPSS_UART_FOR_CONSOLE
260
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530261config VBT_DATA_SIZE_KB
262 int
263 default 9
264
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530265# Clock divider parameters for 115200 baud rate
266# Baudrate = (UART source clcok * M) /(N *16)
267# ADL UART source clock: 120MHz
268config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
269 hex
270 default 0x25a
271
272config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
273 hex
274 default 0x7fff
275
Subrata Banik292afef2020-09-09 13:34:18 +0530276config VBOOT
277 select VBOOT_SEPARATE_VERSTAGE
278 select VBOOT_MUST_REQUEST_DISPLAY
279 select VBOOT_STARTS_IN_BOOTBLOCK
280 select VBOOT_VBNV_CMOS
281 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530282 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530283
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530284# Default hash block size is 1KiB. Increasing it to 4KiB to improve
285# hashing time as well as read time. This helps in improving
286# boot time for Alder Lake.
287config VBOOT_HASH_BLOCK_SIZE
288 hex
289 default 0x1000
290
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530291config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292 default 0x200000
293
294config PRERAM_CBMEM_CONSOLE_SIZE
295 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530296 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530297
Subrata Banikee735942020-09-07 17:52:23 +0530298config FSP_HEADER_PATH
299 string "Location of FSP headers"
300 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
301
302config FSP_FD_PATH
303 string
304 depends on FSP_USE_REPO
305 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530306
307config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
308 int "Debug Consent for ADL"
309 # USB DBC is more common for developers so make this default to 3 if
310 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800311 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530312 default 0
313 help
314 This is to control debug interface on SOC.
315 Setting non-zero value will allow to use DBC or DCI to debug SOC.
316 PlatformDebugConsent in FspmUpd.h has the details.
317
318 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800319 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
320 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800321
322config DATA_BUS_WIDTH
323 int
324 default 128
325
326config DIMMS_PER_CHANNEL
327 int
328 default 2
329
330config MRC_CHANNEL_WIDTH
331 int
332 default 16
333
Francois Toguocea4f922021-04-16 21:20:39 -0700334config SOC_INTEL_CRASHLOG
335 def_bool n
336 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
337 select ACPI_BERT
338 help
339 Enables CrashLog.
340
Furquan Shaikhf888c682021-10-05 21:37:33 -0700341if STITCH_ME_BIN
342
343config CSE_BPDT_VERSION
344 default "1.7"
345
346endif
347
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530348endif