blob: 86366bfa2d7175e18c09ba4fe60cb31d02193869 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
10 help
11 Intel Raptorlake support. Mainboards using RPL should select
12 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
13
Varshit Pandyab5df56f2021-01-18 09:44:35 +053014config SOC_INTEL_ALDERLAKE_PCH_M
15 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010016 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053017 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010018 Choose this option if your mainboard has a PCH-M chipset.
19
Usha P78c9b672021-11-30 11:27:38 +053020config SOC_INTEL_ALDERLAKE_PCH_N
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-N chipset.
25
Angel Ponsdb925aa2021-12-01 11:44:09 +010026config SOC_INTEL_ALDERLAKE_PCH_P
27 bool
28 select SOC_INTEL_ALDERLAKE
29 help
30 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053031
Michał Żygowskia1636d72022-04-07 14:56:10 +020032config SOC_INTEL_ALDERLAKE_PCH_S
33 bool
34 select SOC_INTEL_ALDERLAKE
35 help
36 Choose this option if your mainboard has a PCH-S chipset.
37
Subrata Banikb3ced6a2020-08-04 13:34:03 +053038if SOC_INTEL_ALDERLAKE
39
40config CPU_SPECIFIC_OPTIONS
41 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020042 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053043 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020044 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053045 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053046 select CACHE_MRC_SETTINGS
47 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053048 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020049 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020050 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053051 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080052 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053054 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053055 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053056 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053057 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053058 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000060 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053061 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010062 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053065 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select INTEL_GMA_ACPI
67 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053068 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053069 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053070 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053071 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053072 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select MICROCODE_BLOB_UNDISCLOSED
Michał Żygowski02315f92022-04-07 14:58:11 +020074 select PLATFORM_USES_FSP2_2 if !SOC_INTEL_ALDERLAKE_PCH_S
75 select PLATFORM_USES_FSP2_3 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053077 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053078 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053079 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053080 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053081 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053082 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010083 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060084 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
85 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053086 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053087 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053088 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053089 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053090 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010091 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053092 select SOC_INTEL_COMMON_BLOCK_DTT
93 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000094 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053095 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053096 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053097 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053098 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +020099 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600100 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800101 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530102 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700103 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530104 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530105 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530106 select SOC_INTEL_COMMON_BLOCK_SMM
107 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530108 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700109 select SOC_INTEL_COMMON_BLOCK_XHCI
110 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530111 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530112 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530113 select SOC_INTEL_COMMON_PCH_BASE
114 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530115 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600116 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700117 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530118 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530119 select SSE2
120 select SUPPORT_CPU_UCODE_IN_CBFS
121 select TSC_MONOTONIC_TIMER
122 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530123 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530124
Michał Żygowski9df95d92022-04-08 17:02:35 +0200125config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
126 bool
127 default y if !SOC_INTEL_ALDERLAKE_PCH_S
128 default n if SOC_INTEL_ALDERLAKE_PCH_S
129 select SOC_INTEL_COMMON_BLOCK_TCSS
130 select SOC_INTEL_COMMON_BLOCK_USB4
131 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
132 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
133
Reka Normane790f922022-04-06 20:33:54 +1000134config ALDERLAKE_CONFIGURE_DESCRIPTOR
135 bool
136 help
137 Select this if the descriptor needs to be updated at runtime. This
138 can only be done if the descriptor region is writable, and should only
139 be used as a temporary workaround.
140
Subrata Banik095e2a72021-07-05 20:56:15 +0530141config ALDERLAKE_CAR_ENHANCED_NEM
142 bool
143 default y if !INTEL_CAR_NEM
144 select INTEL_CAR_NEM_ENHANCED
145 select CAR_HAS_SF_MASKS
146 select COS_MAPPED_TO_MSB
147 select CAR_HAS_L3_PROTECTED_WAYS
148
Subrata Banik2871e0e2020-09-27 11:30:58 +0530149config MAX_CPUS
150 int
151 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530152
153config DCACHE_RAM_BASE
154 default 0xfef00000
155
156config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530157 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530158 help
159 The size of the cache-as-ram region required during bootblock
160 and/or romstage.
161
162config DCACHE_BSP_STACK_SIZE
163 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530164 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530165 help
166 The amount of anticipated stack usage in CAR by bootblock and
167 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530168 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530169 (~1KiB).
170
171config FSP_TEMP_RAM_SIZE
172 hex
173 default 0x20000
174 help
175 The amount of anticipated heap usage in CAR by FSP.
176 Refer to Platform FSP integration guide document to know
177 the exact FSP requirement for Heap setup.
178
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700179config CHIPSET_DEVICETREE
180 string
181 default "soc/intel/alderlake/chipset.cb"
182
Subrata Banik683c95e2020-12-19 19:36:45 +0530183config EXT_BIOS_WIN_BASE
184 default 0xf8000000
185
186config EXT_BIOS_WIN_SIZE
187 default 0x2000000
188
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530189config IFD_CHIPSET
190 string
191 default "adl"
192
193config IED_REGION_SIZE
194 hex
195 default 0x400000
196
197config HEAP_SIZE
198 hex
199 default 0x10000
200
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700201# Intel recommends reserving the following resources per PCIe TBT root port,
202# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
203# - 42 buses
204# - 194 MiB Non-prefetchable memory
205# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700206if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700207
208config PCIEXP_HOTPLUG_BUSES
209 int
210 default 42
211
212config PCIEXP_HOTPLUG_MEM
213 hex
214 default 0xc200000
215
216config PCIEXP_HOTPLUG_PREFETCH_MEM
217 hex
218 default 0x1c000000
219
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700220endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700221
Subrata Banik85144d92021-01-09 16:17:45 +0530222config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530223 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530224 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530225 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100226 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200227 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530228
Subrata Banik85144d92021-01-09 16:17:45 +0530229config MAX_CPU_ROOT_PORTS
230 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530231 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530232 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200233 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530234
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530235config MAX_TBT_ROOT_PORTS
236 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200237 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530238 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
239 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
240
Subrata Banik85144d92021-01-09 16:17:45 +0530241config MAX_ROOT_PORTS
242 int
243 default MAX_PCH_ROOT_PORTS
244
Subrata Banikcffc9382021-01-29 18:41:35 +0530245config MAX_PCIE_CLOCK_SRC
Cliff Huang0d590b72022-04-28 18:20:27 -0700246 prompt "Number of Source Clock supported from SOC"
Subrata Banik2871e0e2020-09-27 11:30:58 +0530247 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530248 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530249 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200250 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700251 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
252 help
253 With external clock buffer, Alderlake-P can support up to three additional source clocks.
254 This is done by setting the corresponding GPIO pin(s) to native function to use as
255 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
256 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530257
258config MAX_PCIE_CLOCK_REQ
259 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100260 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530261 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100262 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200263 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530264
265config SMM_TSEG_SIZE
266 hex
267 default 0x800000
268
269config SMM_RESERVED_SIZE
270 hex
271 default 0x200000
272
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530273config PCR_BASE_ADDRESS
274 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200275 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530276 default 0xfd000000
277 help
278 This option allows you to select MMIO Base Address of sideband bus.
279
Shelley Chen4e9bb332021-10-20 15:43:45 -0700280config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530281 default 0xc0000000
282
283config CPU_BCLK_MHZ
284 int
285 default 100
286
287config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
288 int
289 default 120
290
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200291config CPU_XTAL_HZ
292 default 38400000
293
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530294config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
295 int
296 default 133
297
298config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
299 int
300 default 7
301
302config SOC_INTEL_I2C_DEV_MAX
303 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530304 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530305
Sean Rhodes0a162912022-05-21 10:38:09 +0100306config SOC_INTEL_ALDERLAKE_S3
307 bool
308 default n
309 help
310 Select if using S3 instead of S0ix to disable D3Cold.
311
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530312config SOC_INTEL_UART_DEV_MAX
313 int
314 default 7
315
316config CONSOLE_UART_BASE_ADDRESS
317 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800318 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530319 depends on INTEL_LPSS_UART_FOR_CONSOLE
320
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530321config VBT_DATA_SIZE_KB
322 int
323 default 9
324
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530325# Clock divider parameters for 115200 baud rate
326# Baudrate = (UART source clcok * M) /(N *16)
327# ADL UART source clock: 120MHz
328config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
329 hex
330 default 0x25a
331
332config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
333 hex
334 default 0x7fff
335
Subrata Banik292afef2020-09-09 13:34:18 +0530336config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530337 select VBOOT_MUST_REQUEST_DISPLAY
338 select VBOOT_STARTS_IN_BOOTBLOCK
339 select VBOOT_VBNV_CMOS
340 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530341 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530342
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530343# Default hash block size is 1KiB. Increasing it to 4KiB to improve
344# hashing time as well as read time. This helps in improving
345# boot time for Alder Lake.
346config VBOOT_HASH_BLOCK_SIZE
347 hex
348 default 0x1000
349
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530350config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530351 default 0x200000
352
353config PRERAM_CBMEM_CONSOLE_SIZE
354 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530355 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530356
Subrata Banikee735942020-09-07 17:52:23 +0530357config FSP_HEADER_PATH
358 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530359 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700360 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Subrata Banikee735942020-09-07 17:52:23 +0530361 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
362
363config FSP_FD_PATH
364 string
365 depends on FSP_USE_REPO
366 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530367
368config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
369 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000370 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530371 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800372 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530373 default 0
374 help
375 This is to control debug interface on SOC.
376 Setting non-zero value will allow to use DBC or DCI to debug SOC.
377 PlatformDebugConsent in FspmUpd.h has the details.
378
379 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800380 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
381 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800382
383config DATA_BUS_WIDTH
384 int
385 default 128
386
387config DIMMS_PER_CHANNEL
388 int
389 default 2
390
391config MRC_CHANNEL_WIDTH
392 int
393 default 16
394
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530395config ACPI_ADL_IPU_ES_SUPPORT
396 def_bool n
397 help
398 Enables ACPI entry to provide silicon type information to IPU kernel driver.
399
Furquan Shaikhf888c682021-10-05 21:37:33 -0700400if STITCH_ME_BIN
401
402config CSE_BPDT_VERSION
403 default "1.7"
404
405endif
406
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530407config SI_DESC_REGION
408 string "Descriptor Region name"
409 default "SI_DESC"
410 help
411 Name of Descriptor Region in the FMAP
412
413config SI_DESC_REGION_SZ
414 int
415 default 4096
416 help
417 Size of Descriptor Region in the FMAP
418
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530419endif