blob: e6151313ae9d0703ca0fcafb520a876177481441 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Michał Żygowskia1636d72022-04-07 14:56:10 +020026config SOC_INTEL_ALDERLAKE_PCH_S
27 bool
28 select SOC_INTEL_ALDERLAKE
29 help
30 Choose this option if your mainboard has a PCH-S chipset.
31
Subrata Banikb3ced6a2020-08-04 13:34:03 +053032if SOC_INTEL_ALDERLAKE
33
34config CPU_SPECIFIC_OPTIONS
35 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020036 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053037 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020038 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053039 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053040 select CACHE_MRC_SETTINGS
41 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053042 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020043 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020044 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053045 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080046 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053048 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053049 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053050 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053051 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053052 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000054 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053055 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010056 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053057 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053059 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select INTEL_GMA_ACPI
61 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053062 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053063 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053064 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053065 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053067 select MICROCODE_BLOB_UNDISCLOSED
Michał Żygowski02315f92022-04-07 14:58:11 +020068 select PLATFORM_USES_FSP2_2 if !SOC_INTEL_ALDERLAKE_PCH_S
69 select PLATFORM_USES_FSP2_3 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +053070 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053072 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053074 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053075 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053076 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010077 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060078 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
79 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053080 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053081 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053082 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053084 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010085 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053086 select SOC_INTEL_COMMON_BLOCK_DTT
87 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000088 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053089 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053090 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053091 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053092 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070093 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060094 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080095 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053096 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070097 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053098 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053099 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530100 select SOC_INTEL_COMMON_BLOCK_SMM
101 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +0530102 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530103 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +0800104 select SOC_INTEL_COMMON_BLOCK_USB4
105 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
106 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700107 select SOC_INTEL_COMMON_BLOCK_XHCI
108 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530109 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530110 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530111 select SOC_INTEL_COMMON_PCH_BASE
112 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530113 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600114 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700115 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530116 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530117 select SSE2
118 select SUPPORT_CPU_UCODE_IN_CBFS
119 select TSC_MONOTONIC_TIMER
120 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530121 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530122
Reka Normane790f922022-04-06 20:33:54 +1000123config ALDERLAKE_CONFIGURE_DESCRIPTOR
124 bool
125 help
126 Select this if the descriptor needs to be updated at runtime. This
127 can only be done if the descriptor region is writable, and should only
128 be used as a temporary workaround.
129
Subrata Banik095e2a72021-07-05 20:56:15 +0530130config ALDERLAKE_CAR_ENHANCED_NEM
131 bool
132 default y if !INTEL_CAR_NEM
133 select INTEL_CAR_NEM_ENHANCED
134 select CAR_HAS_SF_MASKS
135 select COS_MAPPED_TO_MSB
136 select CAR_HAS_L3_PROTECTED_WAYS
137
Subrata Banik2871e0e2020-09-27 11:30:58 +0530138config MAX_CPUS
139 int
140 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530141
142config DCACHE_RAM_BASE
143 default 0xfef00000
144
145config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530146 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530147 help
148 The size of the cache-as-ram region required during bootblock
149 and/or romstage.
150
151config DCACHE_BSP_STACK_SIZE
152 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530153 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530154 help
155 The amount of anticipated stack usage in CAR by bootblock and
156 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530157 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530158 (~1KiB).
159
160config FSP_TEMP_RAM_SIZE
161 hex
162 default 0x20000
163 help
164 The amount of anticipated heap usage in CAR by FSP.
165 Refer to Platform FSP integration guide document to know
166 the exact FSP requirement for Heap setup.
167
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700168config CHIPSET_DEVICETREE
169 string
170 default "soc/intel/alderlake/chipset.cb"
171
Subrata Banik683c95e2020-12-19 19:36:45 +0530172config EXT_BIOS_WIN_BASE
173 default 0xf8000000
174
175config EXT_BIOS_WIN_SIZE
176 default 0x2000000
177
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530178config IFD_CHIPSET
179 string
180 default "adl"
181
182config IED_REGION_SIZE
183 hex
184 default 0x400000
185
186config HEAP_SIZE
187 hex
188 default 0x10000
189
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700190# Intel recommends reserving the following resources per PCIe TBT root port,
191# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
192# - 42 buses
193# - 194 MiB Non-prefetchable memory
194# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700195if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700196
197config PCIEXP_HOTPLUG_BUSES
198 int
199 default 42
200
201config PCIEXP_HOTPLUG_MEM
202 hex
203 default 0xc200000
204
205config PCIEXP_HOTPLUG_PREFETCH_MEM
206 hex
207 default 0x1c000000
208
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700209endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700210
Subrata Banik85144d92021-01-09 16:17:45 +0530211config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530212 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530213 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530214 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100215 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200216 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530217
Subrata Banik85144d92021-01-09 16:17:45 +0530218config MAX_CPU_ROOT_PORTS
219 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530220 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530221 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200222 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530223
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530224config MAX_TBT_ROOT_PORTS
225 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200226 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530227 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
228 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
229
Subrata Banik85144d92021-01-09 16:17:45 +0530230config MAX_ROOT_PORTS
231 int
232 default MAX_PCH_ROOT_PORTS
233
Subrata Banikcffc9382021-01-29 18:41:35 +0530234config MAX_PCIE_CLOCK_SRC
Cliff Huang0d590b72022-04-28 18:20:27 -0700235 prompt "Number of Source Clock supported from SOC"
Subrata Banik2871e0e2020-09-27 11:30:58 +0530236 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530237 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530238 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200239 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700240 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
241 help
242 With external clock buffer, Alderlake-P can support up to three additional source clocks.
243 This is done by setting the corresponding GPIO pin(s) to native function to use as
244 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
245 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530246
247config MAX_PCIE_CLOCK_REQ
248 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100249 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530250 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100251 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200252 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530253
254config SMM_TSEG_SIZE
255 hex
256 default 0x800000
257
258config SMM_RESERVED_SIZE
259 hex
260 default 0x200000
261
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530262config PCR_BASE_ADDRESS
263 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200264 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530265 default 0xfd000000
266 help
267 This option allows you to select MMIO Base Address of sideband bus.
268
Shelley Chen4e9bb332021-10-20 15:43:45 -0700269config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530270 default 0xc0000000
271
272config CPU_BCLK_MHZ
273 int
274 default 100
275
276config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
277 int
278 default 120
279
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200280config CPU_XTAL_HZ
281 default 38400000
282
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530283config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
284 int
285 default 133
286
287config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
288 int
289 default 7
290
291config SOC_INTEL_I2C_DEV_MAX
292 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530293 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530294
295config SOC_INTEL_UART_DEV_MAX
296 int
297 default 7
298
299config CONSOLE_UART_BASE_ADDRESS
300 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800301 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530302 depends on INTEL_LPSS_UART_FOR_CONSOLE
303
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530304config VBT_DATA_SIZE_KB
305 int
306 default 9
307
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530308# Clock divider parameters for 115200 baud rate
309# Baudrate = (UART source clcok * M) /(N *16)
310# ADL UART source clock: 120MHz
311config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
312 hex
313 default 0x25a
314
315config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
316 hex
317 default 0x7fff
318
Subrata Banik292afef2020-09-09 13:34:18 +0530319config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530320 select VBOOT_MUST_REQUEST_DISPLAY
321 select VBOOT_STARTS_IN_BOOTBLOCK
322 select VBOOT_VBNV_CMOS
323 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530324 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530325
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530326# Default hash block size is 1KiB. Increasing it to 4KiB to improve
327# hashing time as well as read time. This helps in improving
328# boot time for Alder Lake.
329config VBOOT_HASH_BLOCK_SIZE
330 hex
331 default 0x1000
332
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530333config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530334 default 0x200000
335
336config PRERAM_CBMEM_CONSOLE_SIZE
337 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530338 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530339
Subrata Banikee735942020-09-07 17:52:23 +0530340config FSP_HEADER_PATH
341 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530342 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banikee735942020-09-07 17:52:23 +0530343 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
344
345config FSP_FD_PATH
346 string
347 depends on FSP_USE_REPO
348 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530349
350config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
351 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000352 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530353 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800354 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530355 default 0
356 help
357 This is to control debug interface on SOC.
358 Setting non-zero value will allow to use DBC or DCI to debug SOC.
359 PlatformDebugConsent in FspmUpd.h has the details.
360
361 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800362 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
363 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800364
365config DATA_BUS_WIDTH
366 int
367 default 128
368
369config DIMMS_PER_CHANNEL
370 int
371 default 2
372
373config MRC_CHANNEL_WIDTH
374 int
375 default 16
376
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530377config ACPI_ADL_IPU_ES_SUPPORT
378 def_bool n
379 help
380 Enables ACPI entry to provide silicon type information to IPU kernel driver.
381
Furquan Shaikhf888c682021-10-05 21:37:33 -0700382if STITCH_ME_BIN
383
384config CSE_BPDT_VERSION
385 default "1.7"
386
387endif
388
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530389config SI_DESC_REGION
390 string "Descriptor Region name"
391 default "SI_DESC"
392 help
393 Name of Descriptor Region in the FMAP
394
395config SI_DESC_REGION_SZ
396 int
397 default 4096
398 help
399 Size of Descriptor Region in the FMAP
400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530401endif