blob: 6b0a27a47bd64cc6f1e80aa5ff03d66b602e74cc [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Varshit Pandyab5df56f2021-01-18 09:44:35 +05308config SOC_INTEL_ALDERLAKE_PCH_M
9 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010010 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053011 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010012 Choose this option if your mainboard has a PCH-M chipset.
13
Usha P78c9b672021-11-30 11:27:38 +053014config SOC_INTEL_ALDERLAKE_PCH_N
15 bool
16 select SOC_INTEL_ALDERLAKE
17 help
18 Choose this option if your mainboard has a PCH-N chipset.
19
Angel Ponsdb925aa2021-12-01 11:44:09 +010020config SOC_INTEL_ALDERLAKE_PCH_P
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053025
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026if SOC_INTEL_ALDERLAKE
27
28config CPU_SPECIFIC_OPTIONS
29 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020030 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053031 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053033 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053034 select CACHE_MRC_SETTINGS
35 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020037 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020038 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053039 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080040 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053041 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053042 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053043 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053044 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053045 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053046 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053047 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000048 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053049 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053051 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053052 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select INTEL_GMA_ACPI
54 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053055 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053056 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053057 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053058 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053060 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053061 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053062 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053064 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053065 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053066 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053067 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053068 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010069 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060070 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
71 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053072 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053073 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053074 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053075 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053076 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010077 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053078 select SOC_INTEL_COMMON_BLOCK_DTT
79 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000080 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053081 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053082 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053083 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik5a49f3a2022-01-28 23:49:31 +053084 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070085 select SOC_INTEL_COMMON_BLOCK_IPU
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060086 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -080087 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +053088 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070089 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053090 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053091 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053092 select SOC_INTEL_COMMON_BLOCK_SMM
93 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik8407c342021-09-08 20:15:36 +053094 select SOC_INTEL_COMMON_BLOCK_TCSS
Subrata Banikb2e8bd82021-11-17 15:35:05 +053095 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Eric Lai4ea47c32020-12-21 16:57:49 +080096 select SOC_INTEL_COMMON_BLOCK_USB4
97 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
98 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070099 select SOC_INTEL_COMMON_BLOCK_XHCI
100 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530101 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530102 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530103 select SOC_INTEL_COMMON_PCH_BASE
104 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530105 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600106 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530107 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530108 select SSE2
109 select SUPPORT_CPU_UCODE_IN_CBFS
110 select TSC_MONOTONIC_TIMER
111 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530112 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530113 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
Subrata Banik2871e0e2020-09-27 11:30:58 +0530114
Angel Pons5e7f90b2022-01-08 13:16:38 +0100115config ALDERLAKE_A0_CONFIGURE_PMC_DESCRIPTOR
116 bool
117 help
118 Alder Lake stepping A0 needs a different value for a PMC setting in
119 the IFD. When this option is selected, coreboot will update the IFD
120 value at runtime, which allows using an IFD with the new value with
121 any CPU stepping. To apply this workaround, the IFD region needs to
122 be writable by the host.
123
Subrata Banik095e2a72021-07-05 20:56:15 +0530124config ALDERLAKE_CAR_ENHANCED_NEM
125 bool
126 default y if !INTEL_CAR_NEM
127 select INTEL_CAR_NEM_ENHANCED
128 select CAR_HAS_SF_MASKS
129 select COS_MAPPED_TO_MSB
130 select CAR_HAS_L3_PROTECTED_WAYS
131
Subrata Banik2871e0e2020-09-27 11:30:58 +0530132config MAX_CPUS
133 int
134 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530135
136config DCACHE_RAM_BASE
137 default 0xfef00000
138
139config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530140 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530141 help
142 The size of the cache-as-ram region required during bootblock
143 and/or romstage.
144
145config DCACHE_BSP_STACK_SIZE
146 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530147 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530148 help
149 The amount of anticipated stack usage in CAR by bootblock and
150 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530151 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530152 (~1KiB).
153
154config FSP_TEMP_RAM_SIZE
155 hex
156 default 0x20000
157 help
158 The amount of anticipated heap usage in CAR by FSP.
159 Refer to Platform FSP integration guide document to know
160 the exact FSP requirement for Heap setup.
161
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700162config CHIPSET_DEVICETREE
163 string
164 default "soc/intel/alderlake/chipset.cb"
165
Subrata Banik683c95e2020-12-19 19:36:45 +0530166config EXT_BIOS_WIN_BASE
167 default 0xf8000000
168
169config EXT_BIOS_WIN_SIZE
170 default 0x2000000
171
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530172config IFD_CHIPSET
173 string
174 default "adl"
175
176config IED_REGION_SIZE
177 hex
178 default 0x400000
179
180config HEAP_SIZE
181 hex
182 default 0x10000
183
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700184# Intel recommends reserving the following resources per PCIe TBT root port,
185# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
186# - 42 buses
187# - 194 MiB Non-prefetchable memory
188# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700189if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700190
191config PCIEXP_HOTPLUG_BUSES
192 int
193 default 42
194
195config PCIEXP_HOTPLUG_MEM
196 hex
197 default 0xc200000
198
199config PCIEXP_HOTPLUG_PREFETCH_MEM
200 hex
201 default 0x1c000000
202
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700203endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700204
Subrata Banik85144d92021-01-09 16:17:45 +0530205config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530206 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530207 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530208 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100209 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530210
Subrata Banik85144d92021-01-09 16:17:45 +0530211config MAX_CPU_ROOT_PORTS
212 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530213 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530214 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100215 default 3 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik85144d92021-01-09 16:17:45 +0530216
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530217config MAX_TBT_ROOT_PORTS
218 int
219 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
220 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
221 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
222
Subrata Banik85144d92021-01-09 16:17:45 +0530223config MAX_ROOT_PORTS
224 int
225 default MAX_PCH_ROOT_PORTS
226
Subrata Banikcffc9382021-01-29 18:41:35 +0530227config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530228 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530229 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530230 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100231 default 7 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banikcffc9382021-01-29 18:41:35 +0530232
233config MAX_PCIE_CLOCK_REQ
234 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100235 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530236 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100237 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Subrata Banik2871e0e2020-09-27 11:30:58 +0530238
239config SMM_TSEG_SIZE
240 hex
241 default 0x800000
242
243config SMM_RESERVED_SIZE
244 hex
245 default 0x200000
246
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530247config PCR_BASE_ADDRESS
248 hex
249 default 0xfd000000
250 help
251 This option allows you to select MMIO Base Address of sideband bus.
252
Shelley Chen4e9bb332021-10-20 15:43:45 -0700253config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530254 default 0xc0000000
255
256config CPU_BCLK_MHZ
257 int
258 default 100
259
260config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
261 int
262 default 120
263
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200264config CPU_XTAL_HZ
265 default 38400000
266
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530267config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
268 int
269 default 133
270
271config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
272 int
273 default 7
274
275config SOC_INTEL_I2C_DEV_MAX
276 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530277 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530278
279config SOC_INTEL_UART_DEV_MAX
280 int
281 default 7
282
283config CONSOLE_UART_BASE_ADDRESS
284 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800285 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530286 depends on INTEL_LPSS_UART_FOR_CONSOLE
287
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530288config VBT_DATA_SIZE_KB
289 int
290 default 9
291
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292# Clock divider parameters for 115200 baud rate
293# Baudrate = (UART source clcok * M) /(N *16)
294# ADL UART source clock: 120MHz
295config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
296 hex
297 default 0x25a
298
299config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
300 hex
301 default 0x7fff
302
Subrata Banik292afef2020-09-09 13:34:18 +0530303config VBOOT
304 select VBOOT_SEPARATE_VERSTAGE
305 select VBOOT_MUST_REQUEST_DISPLAY
306 select VBOOT_STARTS_IN_BOOTBLOCK
307 select VBOOT_VBNV_CMOS
308 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530309 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530310
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530311# Default hash block size is 1KiB. Increasing it to 4KiB to improve
312# hashing time as well as read time. This helps in improving
313# boot time for Alder Lake.
314config VBOOT_HASH_BLOCK_SIZE
315 hex
316 default 0x1000
317
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530318config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530319 default 0x200000
320
321config PRERAM_CBMEM_CONSOLE_SIZE
322 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530323 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530324
Subrata Banikee735942020-09-07 17:52:23 +0530325config FSP_HEADER_PATH
326 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530327 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banikee735942020-09-07 17:52:23 +0530328 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
329
330config FSP_FD_PATH
331 string
332 depends on FSP_USE_REPO
333 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530334
335config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
336 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000337 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530338 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800339 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530340 default 0
341 help
342 This is to control debug interface on SOC.
343 Setting non-zero value will allow to use DBC or DCI to debug SOC.
344 PlatformDebugConsent in FspmUpd.h has the details.
345
346 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800347 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
348 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800349
350config DATA_BUS_WIDTH
351 int
352 default 128
353
354config DIMMS_PER_CHANNEL
355 int
356 default 2
357
358config MRC_CHANNEL_WIDTH
359 int
360 default 16
361
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530362config ACPI_ADL_IPU_ES_SUPPORT
363 def_bool n
364 help
365 Enables ACPI entry to provide silicon type information to IPU kernel driver.
366
Furquan Shaikhf888c682021-10-05 21:37:33 -0700367if STITCH_ME_BIN
368
369config CSE_BPDT_VERSION
370 default "1.7"
371
372endif
373
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530374config SI_DESC_REGION
375 string "Descriptor Region name"
376 default "SI_DESC"
377 help
378 Name of Descriptor Region in the FMAP
379
380config SI_DESC_REGION_SZ
381 int
382 default 4096
383 help
384 Size of Descriptor Region in the FMAP
385
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530386endif