blob: 522fe535609318b61b40af9195ba5b09be28302c [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Subrata Banik2871e0e2020-09-27 11:30:58 +053016 select ARCH_ALL_STAGES_X86_32
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
32 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
35 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP
40 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010055 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_DTT
57 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070060 select SOC_INTEL_COMMON_BLOCK_IPU
Furquan Shaikha1c247b2020-12-31 22:50:14 -080061 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053062 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053063 select SOC_INTEL_COMMON_BLOCK_SMM
64 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080065 select SOC_INTEL_COMMON_BLOCK_USB4
66 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
67 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070068 select SOC_INTEL_COMMON_BLOCK_XHCI
69 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053070 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select SOC_INTEL_COMMON_PCH_BASE
72 select SOC_INTEL_COMMON_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select SSE2
74 select SUPPORT_CPU_UCODE_IN_CBFS
75 select TSC_MONOTONIC_TIMER
76 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053077 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053078 select DISPLAY_FSP_VERSION_INFO
79 select HECI_DISABLE_USING_SMM
80
81config MAX_CPUS
82 int
83 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053084
85config DCACHE_RAM_BASE
86 default 0xfef00000
87
88config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +053089 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +053090 help
91 The size of the cache-as-ram region required during bootblock
92 and/or romstage.
93
94config DCACHE_BSP_STACK_SIZE
95 hex
Subrata Banik191bd822020-11-21 19:30:57 +053096 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 help
98 The amount of anticipated stack usage in CAR by bootblock and
99 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530100 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530101 (~1KiB).
102
103config FSP_TEMP_RAM_SIZE
104 hex
105 default 0x20000
106 help
107 The amount of anticipated heap usage in CAR by FSP.
108 Refer to Platform FSP integration guide document to know
109 the exact FSP requirement for Heap setup.
110
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700111config CHIPSET_DEVICETREE
112 string
113 default "soc/intel/alderlake/chipset.cb"
114
Subrata Banik683c95e2020-12-19 19:36:45 +0530115config EXT_BIOS_WIN_BASE
116 default 0xf8000000
117
118config EXT_BIOS_WIN_SIZE
119 default 0x2000000
120
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530121config IFD_CHIPSET
122 string
123 default "adl"
124
125config IED_REGION_SIZE
126 hex
127 default 0x400000
128
129config HEAP_SIZE
130 hex
131 default 0x10000
132
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700133# Intel recommends reserving the following resources per PCIe TBT root port,
134# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
135# - 42 buses
136# - 194 MiB Non-prefetchable memory
137# - 448 MiB Prefetchable memory
138config ADL_ENABLE_USB4_PCIE_RESOURCES
139 def_bool n
140 select PCIEXP_HOTPLUG
141
142if ADL_ENABLE_USB4_PCIE_RESOURCES
143
144config PCIEXP_HOTPLUG_BUSES
145 int
146 default 42
147
148config PCIEXP_HOTPLUG_MEM
149 hex
150 default 0xc200000
151
152config PCIEXP_HOTPLUG_PREFETCH_MEM
153 hex
154 default 0x1c000000
155
156endif # ADL_ENABLE_USB4_PCIE_RESOURCES
157
Subrata Banik85144d92021-01-09 16:17:45 +0530158config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530159 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530160 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530161 default 12
162
Subrata Banik85144d92021-01-09 16:17:45 +0530163config MAX_CPU_ROOT_PORTS
164 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530165 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530166 default 3
167
168config MAX_ROOT_PORTS
169 int
170 default MAX_PCH_ROOT_PORTS
171
Subrata Banikcffc9382021-01-29 18:41:35 +0530172config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530173 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530174 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
175 default 7
176
177config MAX_PCIE_CLOCK_REQ
178 int
179 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
180 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530181
182config SMM_TSEG_SIZE
183 hex
184 default 0x800000
185
186config SMM_RESERVED_SIZE
187 hex
188 default 0x200000
189
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530190config PCR_BASE_ADDRESS
191 hex
192 default 0xfd000000
193 help
194 This option allows you to select MMIO Base Address of sideband bus.
195
196config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530197 default 0xc0000000
198
199config CPU_BCLK_MHZ
200 int
201 default 100
202
203config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
204 int
205 default 120
206
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200207config CPU_XTAL_HZ
208 default 38400000
209
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530210config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
211 int
212 default 133
213
214config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
215 int
216 default 7
217
218config SOC_INTEL_I2C_DEV_MAX
219 int
220 default 6
221
222config SOC_INTEL_UART_DEV_MAX
223 int
224 default 7
225
226config CONSOLE_UART_BASE_ADDRESS
227 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800228 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530229 depends on INTEL_LPSS_UART_FOR_CONSOLE
230
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530231config VBT_DATA_SIZE_KB
232 int
233 default 9
234
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530235# Clock divider parameters for 115200 baud rate
236# Baudrate = (UART source clcok * M) /(N *16)
237# ADL UART source clock: 120MHz
238config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
239 hex
240 default 0x25a
241
242config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
243 hex
244 default 0x7fff
245
Subrata Banik292afef2020-09-09 13:34:18 +0530246config VBOOT
247 select VBOOT_SEPARATE_VERSTAGE
248 select VBOOT_MUST_REQUEST_DISPLAY
249 select VBOOT_STARTS_IN_BOOTBLOCK
250 select VBOOT_VBNV_CMOS
251 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
252
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530253config CBFS_SIZE
254 hex
255 default 0x200000
256
257config PRERAM_CBMEM_CONSOLE_SIZE
258 hex
259 default 0x1400
Subrata Banik2871e0e2020-09-27 11:30:58 +0530260
Subrata Banikee735942020-09-07 17:52:23 +0530261config FSP_HEADER_PATH
262 string "Location of FSP headers"
263 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
264
265config FSP_FD_PATH
266 string
267 depends on FSP_USE_REPO
268 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530269
270config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
271 int "Debug Consent for ADL"
272 # USB DBC is more common for developers so make this default to 3 if
273 # SOC_INTEL_DEBUG_CONSENT=y
274 default 3 if SOC_INTEL_DEBUG_CONSENT
275 default 0
276 help
277 This is to control debug interface on SOC.
278 Setting non-zero value will allow to use DBC or DCI to debug SOC.
279 PlatformDebugConsent in FspmUpd.h has the details.
280
281 Desired platform debug type are
282 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
283 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
284 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800285
286config DATA_BUS_WIDTH
287 int
288 default 128
289
290config DIMMS_PER_CHANNEL
291 int
292 default 2
293
294config MRC_CHANNEL_WIDTH
295 int
296 default 16
297
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530298endif