blob: 5e63007c0fd3f234d3a7d219f8e263df0eb6fba6 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Subrata Banik2871e0e2020-09-27 11:30:58 +053016 select ARCH_ALL_STAGES_X86_32
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
32 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
35 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP
40 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010055 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_DTT
57 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_HDA
Furquan Shaikha1c247b2020-12-31 22:50:14 -080060 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053062 select SOC_INTEL_COMMON_BLOCK_SMM
63 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080064 select SOC_INTEL_COMMON_BLOCK_USB4
65 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
66 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070067 select SOC_INTEL_COMMON_BLOCK_XHCI
68 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053069 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select SOC_INTEL_COMMON_PCH_BASE
71 select SOC_INTEL_COMMON_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select SSE2
73 select SUPPORT_CPU_UCODE_IN_CBFS
74 select TSC_MONOTONIC_TIMER
75 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053076 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053077 select DISPLAY_FSP_VERSION_INFO
78 select HECI_DISABLE_USING_SMM
79
80config MAX_CPUS
81 int
82 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083
84config DCACHE_RAM_BASE
85 default 0xfef00000
86
87config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +053088 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +053089 help
90 The size of the cache-as-ram region required during bootblock
91 and/or romstage.
92
93config DCACHE_BSP_STACK_SIZE
94 hex
Subrata Banik191bd822020-11-21 19:30:57 +053095 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +053096 help
97 The amount of anticipated stack usage in CAR by bootblock and
98 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +053099 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530100 (~1KiB).
101
102config FSP_TEMP_RAM_SIZE
103 hex
104 default 0x20000
105 help
106 The amount of anticipated heap usage in CAR by FSP.
107 Refer to Platform FSP integration guide document to know
108 the exact FSP requirement for Heap setup.
109
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700110config CHIPSET_DEVICETREE
111 string
112 default "soc/intel/alderlake/chipset.cb"
113
Subrata Banik683c95e2020-12-19 19:36:45 +0530114config EXT_BIOS_WIN_BASE
115 default 0xf8000000
116
117config EXT_BIOS_WIN_SIZE
118 default 0x2000000
119
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530120config IFD_CHIPSET
121 string
122 default "adl"
123
124config IED_REGION_SIZE
125 hex
126 default 0x400000
127
128config HEAP_SIZE
129 hex
130 default 0x10000
131
Subrata Banik85144d92021-01-09 16:17:45 +0530132config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530133 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530134 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530135 default 12
136
Subrata Banik85144d92021-01-09 16:17:45 +0530137config MAX_CPU_ROOT_PORTS
138 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530139 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530140 default 3
141
142config MAX_ROOT_PORTS
143 int
144 default MAX_PCH_ROOT_PORTS
145
Subrata Banikcffc9382021-01-29 18:41:35 +0530146config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530147 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530148 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
149 default 7
150
151config MAX_PCIE_CLOCK_REQ
152 int
153 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
154 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530155
156config SMM_TSEG_SIZE
157 hex
158 default 0x800000
159
160config SMM_RESERVED_SIZE
161 hex
162 default 0x200000
163
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530164config PCR_BASE_ADDRESS
165 hex
166 default 0xfd000000
167 help
168 This option allows you to select MMIO Base Address of sideband bus.
169
170config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530171 default 0xc0000000
172
173config CPU_BCLK_MHZ
174 int
175 default 100
176
177config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
178 int
179 default 120
180
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200181config CPU_XTAL_HZ
182 default 38400000
183
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530184config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
185 int
186 default 133
187
188config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
189 int
190 default 7
191
192config SOC_INTEL_I2C_DEV_MAX
193 int
194 default 6
195
196config SOC_INTEL_UART_DEV_MAX
197 int
198 default 7
199
200config CONSOLE_UART_BASE_ADDRESS
201 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800202 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530203 depends on INTEL_LPSS_UART_FOR_CONSOLE
204
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530205config VBT_DATA_SIZE_KB
206 int
207 default 9
208
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530209# Clock divider parameters for 115200 baud rate
210# Baudrate = (UART source clcok * M) /(N *16)
211# ADL UART source clock: 120MHz
212config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
213 hex
214 default 0x25a
215
216config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
217 hex
218 default 0x7fff
219
Subrata Banik292afef2020-09-09 13:34:18 +0530220config VBOOT
221 select VBOOT_SEPARATE_VERSTAGE
222 select VBOOT_MUST_REQUEST_DISPLAY
223 select VBOOT_STARTS_IN_BOOTBLOCK
224 select VBOOT_VBNV_CMOS
225 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
226
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530227config CBFS_SIZE
228 hex
229 default 0x200000
230
231config PRERAM_CBMEM_CONSOLE_SIZE
232 hex
233 default 0x1400
Subrata Banik2871e0e2020-09-27 11:30:58 +0530234
Subrata Banikee735942020-09-07 17:52:23 +0530235config FSP_HEADER_PATH
236 string "Location of FSP headers"
237 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
238
239config FSP_FD_PATH
240 string
241 depends on FSP_USE_REPO
242 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530243
244config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
245 int "Debug Consent for ADL"
246 # USB DBC is more common for developers so make this default to 3 if
247 # SOC_INTEL_DEBUG_CONSENT=y
248 default 3 if SOC_INTEL_DEBUG_CONSENT
249 default 0
250 help
251 This is to control debug interface on SOC.
252 Setting non-zero value will allow to use DBC or DCI to debug SOC.
253 PlatformDebugConsent in FspmUpd.h has the details.
254
255 Desired platform debug type are
256 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
257 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
258 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800259
260config DATA_BUS_WIDTH
261 int
262 default 128
263
264config DIMMS_PER_CHANNEL
265 int
266 default 2
267
268config MRC_CHANNEL_WIDTH
269 int
270 default 16
271
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530272endif