blob: 25f456b6ac7d0ec73bae05961296f993203faeba [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
10 help
11 Intel Raptorlake support. Mainboards using RPL should select
12 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
13
Varshit Pandyab5df56f2021-01-18 09:44:35 +053014config SOC_INTEL_ALDERLAKE_PCH_M
15 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010016 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053017 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010018 Choose this option if your mainboard has a PCH-M chipset.
19
Usha P78c9b672021-11-30 11:27:38 +053020config SOC_INTEL_ALDERLAKE_PCH_N
21 bool
22 select SOC_INTEL_ALDERLAKE
23 help
24 Choose this option if your mainboard has a PCH-N chipset.
25
Angel Ponsdb925aa2021-12-01 11:44:09 +010026config SOC_INTEL_ALDERLAKE_PCH_P
27 bool
28 select SOC_INTEL_ALDERLAKE
29 help
30 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053031
Michał Żygowskia1636d72022-04-07 14:56:10 +020032config SOC_INTEL_ALDERLAKE_PCH_S
33 bool
34 select SOC_INTEL_ALDERLAKE
35 help
36 Choose this option if your mainboard has a PCH-S chipset.
37
Subrata Banikb3ced6a2020-08-04 13:34:03 +053038if SOC_INTEL_ALDERLAKE
39
40config CPU_SPECIFIC_OPTIONS
41 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020042 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053043 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020044 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053045 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053046 select CACHE_MRC_SETTINGS
47 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053048 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020049 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020050 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053051 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080052 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053054 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053055 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053056 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053057 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053058 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000060 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053061 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010062 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053065 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select INTEL_GMA_ACPI
67 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053068 select INTEL_GMA_OPREGION_2_1
Subrata Banik0aed4e52020-10-12 17:27:31 +053069 select INTEL_TME
Subrata Banik292afef2020-09-09 13:34:18 +053070 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select MICROCODE_BLOB_UNDISCLOSED
Michał Żygowski02315f92022-04-07 14:58:11 +020073 select PLATFORM_USES_FSP2_2 if !SOC_INTEL_ALDERLAKE_PCH_S
74 select PLATFORM_USES_FSP2_3 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053076 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053077 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053079 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053080 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053081 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010082 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060083 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
84 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053085 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053086 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053087 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053088 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053089 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010090 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053091 select SOC_INTEL_COMMON_BLOCK_DTT
92 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000093 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053094 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053095 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053096 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053097 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +020098 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060099 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800100 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530101 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700102 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530103 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530104 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530105 select SOC_INTEL_COMMON_BLOCK_SMM
106 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530107 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700108 select SOC_INTEL_COMMON_BLOCK_XHCI
109 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530110 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530111 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530112 select SOC_INTEL_COMMON_PCH_BASE
113 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530114 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600115 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700116 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530117 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530118 select SSE2
119 select SUPPORT_CPU_UCODE_IN_CBFS
120 select TSC_MONOTONIC_TIMER
121 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530122 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530123
Michał Żygowski9df95d92022-04-08 17:02:35 +0200124config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
125 bool
126 default y if !SOC_INTEL_ALDERLAKE_PCH_S
127 default n if SOC_INTEL_ALDERLAKE_PCH_S
128 select SOC_INTEL_COMMON_BLOCK_TCSS
129 select SOC_INTEL_COMMON_BLOCK_USB4
130 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
131 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
132
Reka Normane790f922022-04-06 20:33:54 +1000133config ALDERLAKE_CONFIGURE_DESCRIPTOR
134 bool
135 help
136 Select this if the descriptor needs to be updated at runtime. This
137 can only be done if the descriptor region is writable, and should only
138 be used as a temporary workaround.
139
Subrata Banik095e2a72021-07-05 20:56:15 +0530140config ALDERLAKE_CAR_ENHANCED_NEM
141 bool
142 default y if !INTEL_CAR_NEM
143 select INTEL_CAR_NEM_ENHANCED
144 select CAR_HAS_SF_MASKS
145 select COS_MAPPED_TO_MSB
146 select CAR_HAS_L3_PROTECTED_WAYS
147
Subrata Banik2871e0e2020-09-27 11:30:58 +0530148config MAX_CPUS
149 int
150 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530151
152config DCACHE_RAM_BASE
153 default 0xfef00000
154
155config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530156 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530157 help
158 The size of the cache-as-ram region required during bootblock
159 and/or romstage.
160
161config DCACHE_BSP_STACK_SIZE
162 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530163 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530164 help
165 The amount of anticipated stack usage in CAR by bootblock and
166 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530167 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530168 (~1KiB).
169
170config FSP_TEMP_RAM_SIZE
171 hex
172 default 0x20000
173 help
174 The amount of anticipated heap usage in CAR by FSP.
175 Refer to Platform FSP integration guide document to know
176 the exact FSP requirement for Heap setup.
177
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700178config CHIPSET_DEVICETREE
179 string
180 default "soc/intel/alderlake/chipset.cb"
181
Subrata Banik683c95e2020-12-19 19:36:45 +0530182config EXT_BIOS_WIN_BASE
183 default 0xf8000000
184
185config EXT_BIOS_WIN_SIZE
186 default 0x2000000
187
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530188config IFD_CHIPSET
189 string
190 default "adl"
191
192config IED_REGION_SIZE
193 hex
194 default 0x400000
195
196config HEAP_SIZE
197 hex
198 default 0x10000
199
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700200# Intel recommends reserving the following resources per PCIe TBT root port,
201# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
202# - 42 buses
203# - 194 MiB Non-prefetchable memory
204# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700205if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700206
207config PCIEXP_HOTPLUG_BUSES
208 int
209 default 42
210
211config PCIEXP_HOTPLUG_MEM
212 hex
213 default 0xc200000
214
215config PCIEXP_HOTPLUG_PREFETCH_MEM
216 hex
217 default 0x1c000000
218
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700219endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700220
Subrata Banik85144d92021-01-09 16:17:45 +0530221config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530222 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530223 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530224 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100225 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200226 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530227
Subrata Banik85144d92021-01-09 16:17:45 +0530228config MAX_CPU_ROOT_PORTS
229 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530230 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530231 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200232 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530233
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530234config MAX_TBT_ROOT_PORTS
235 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200236 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530237 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
238 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
239
Subrata Banik85144d92021-01-09 16:17:45 +0530240config MAX_ROOT_PORTS
241 int
242 default MAX_PCH_ROOT_PORTS
243
Subrata Banikcffc9382021-01-29 18:41:35 +0530244config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530245 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530246 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530247 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200248 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700249 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
250 help
251 With external clock buffer, Alderlake-P can support up to three additional source clocks.
252 This is done by setting the corresponding GPIO pin(s) to native function to use as
253 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
254 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530255
256config MAX_PCIE_CLOCK_REQ
257 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100258 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530259 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100260 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200261 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530262
263config SMM_TSEG_SIZE
264 hex
265 default 0x800000
266
267config SMM_RESERVED_SIZE
268 hex
269 default 0x200000
270
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530271config PCR_BASE_ADDRESS
272 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200273 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530274 default 0xfd000000
275 help
276 This option allows you to select MMIO Base Address of sideband bus.
277
Shelley Chen4e9bb332021-10-20 15:43:45 -0700278config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530279 default 0xc0000000
280
281config CPU_BCLK_MHZ
282 int
283 default 100
284
285config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
286 int
287 default 120
288
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200289config CPU_XTAL_HZ
290 default 38400000
291
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
293 int
294 default 133
295
296config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
297 int
298 default 7
299
300config SOC_INTEL_I2C_DEV_MAX
301 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530302 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530303
Sean Rhodes0a162912022-05-21 10:38:09 +0100304config SOC_INTEL_ALDERLAKE_S3
305 bool
306 default n
307 help
308 Select if using S3 instead of S0ix to disable D3Cold.
309
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530310config SOC_INTEL_UART_DEV_MAX
311 int
312 default 7
313
314config CONSOLE_UART_BASE_ADDRESS
315 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800316 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530317 depends on INTEL_LPSS_UART_FOR_CONSOLE
318
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530319config VBT_DATA_SIZE_KB
320 int
321 default 9
322
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530323# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200324# Baudrate = (UART source clock * M) /(N *16)
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530325# ADL UART source clock: 120MHz
326config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
327 hex
328 default 0x25a
329
330config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
331 hex
332 default 0x7fff
333
Subrata Banik292afef2020-09-09 13:34:18 +0530334config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530335 select VBOOT_MUST_REQUEST_DISPLAY
336 select VBOOT_STARTS_IN_BOOTBLOCK
337 select VBOOT_VBNV_CMOS
338 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530339 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530340
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530341# Default hash block size is 1KiB. Increasing it to 4KiB to improve
342# hashing time as well as read time. This helps in improving
343# boot time for Alder Lake.
344config VBOOT_HASH_BLOCK_SIZE
345 hex
346 default 0x1000
347
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530348config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530349 default 0x200000
350
351config PRERAM_CBMEM_CONSOLE_SIZE
352 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530353 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530354
Subrata Banikee735942020-09-07 17:52:23 +0530355config FSP_HEADER_PATH
356 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530357 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700358 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Subrata Banikee735942020-09-07 17:52:23 +0530359 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
360
361config FSP_FD_PATH
362 string
363 depends on FSP_USE_REPO
364 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530365
366config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
367 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000368 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530369 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800370 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530371 default 0
372 help
373 This is to control debug interface on SOC.
374 Setting non-zero value will allow to use DBC or DCI to debug SOC.
375 PlatformDebugConsent in FspmUpd.h has the details.
376
377 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800378 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
379 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800380
381config DATA_BUS_WIDTH
382 int
383 default 128
384
385config DIMMS_PER_CHANNEL
386 int
387 default 2
388
389config MRC_CHANNEL_WIDTH
390 int
391 default 16
392
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530393config ACPI_ADL_IPU_ES_SUPPORT
394 def_bool n
395 help
396 Enables ACPI entry to provide silicon type information to IPU kernel driver.
397
Subrata Banikceaf9d12022-06-05 19:33:33 +0530398choice
399 prompt "Multiprocessor (MP) Initialization configuration to use"
400 default USE_FSP_MP_INIT
401
402config USE_FSP_MP_INIT
403 bool "Use FSP MP init"
404 select MP_SERVICES_PPI_V2
405 help
406 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
407
408config USE_COREBOOT_MP_INIT
409 bool "Use coreboot MP init"
410 select RELOAD_MICROCODE_PATCH
411 help
412 Upon selection, coreboot performs MP Init.
413
414endchoice
415
Furquan Shaikhf888c682021-10-05 21:37:33 -0700416if STITCH_ME_BIN
417
418config CSE_BPDT_VERSION
419 default "1.7"
420
421endif
422
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530423config SI_DESC_REGION
424 string "Descriptor Region name"
425 default "SI_DESC"
426 help
427 Name of Descriptor Region in the FMAP
428
429config SI_DESC_REGION_SZ
430 int
431 default 4096
432 help
433 Size of Descriptor Region in the FMAP
434
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530435endif