blob: 9d950a71b61436e8ef326c640f2ba63915a440a5 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
Subrata Banik6526e782022-10-26 20:06:42 +053010 select X86_INIT_NEED_1_SIPI
Bora Guvendik2c805b92022-06-08 15:55:52 -070011 help
12 Intel Raptorlake support. Mainboards using RPL should select
13 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
14
Varshit Pandyab5df56f2021-01-18 09:44:35 +053015config SOC_INTEL_ALDERLAKE_PCH_M
16 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010017 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053018 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010019 Choose this option if your mainboard has a PCH-M chipset.
20
Usha P78c9b672021-11-30 11:27:38 +053021config SOC_INTEL_ALDERLAKE_PCH_N
22 bool
23 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020024 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053025 help
26 Choose this option if your mainboard has a PCH-N chipset.
27
Angel Ponsdb925aa2021-12-01 11:44:09 +010028config SOC_INTEL_ALDERLAKE_PCH_P
29 bool
30 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020031 select HAVE_INTEL_FSP_REPO
32 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010033 help
34 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053035
Michał Żygowskia1636d72022-04-07 14:56:10 +020036config SOC_INTEL_ALDERLAKE_PCH_S
37 bool
38 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020039 select HAVE_INTEL_FSP_REPO
40 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020041 help
42 Choose this option if your mainboard has a PCH-S chipset.
43
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044if SOC_INTEL_ALDERLAKE
45
46config CPU_SPECIFIC_OPTIONS
47 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020048 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053049 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020050 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053051 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053052 select CACHE_MRC_SETTINGS
53 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020055 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020056 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053057 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080058 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010059 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053060 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053061 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053062 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053063 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053064 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053065 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000067 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053068 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010069 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053073 select INTEL_GMA_ACPI
74 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053075 select INTEL_GMA_OPREGION_2_1
Subrata Banik292afef2020-09-09 13:34:18 +053076 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053077 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020078 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053079 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053080 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070081 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053082 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053084 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053085 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053086 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010087 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060088 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060089 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
90 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053091 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053092 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053093 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053094 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053095 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010096 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053097 select SOC_INTEL_COMMON_BLOCK_DTT
98 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000099 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530100 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +0530101 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +0530102 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530103 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200104 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600105 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800106 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530107 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700108 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530109 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530110 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530111 select SOC_INTEL_COMMON_BLOCK_SMM
112 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530113 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700114 select SOC_INTEL_COMMON_BLOCK_XHCI
115 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530116 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530117 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200118 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530119 select SOC_INTEL_COMMON_RESET
Tracy Wu387ec912022-12-22 16:28:15 +0800120 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600121 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530122 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530123 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530124 select SSE2
125 select SUPPORT_CPU_UCODE_IN_CBFS
126 select TSC_MONOTONIC_TIMER
127 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530128 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +0200129 select VBOOT_LIB
Subrata Banik2871e0e2020-09-27 11:30:58 +0530130
Michał Żygowski9df95d92022-04-08 17:02:35 +0200131config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
132 bool
133 default y if !SOC_INTEL_ALDERLAKE_PCH_S
134 default n if SOC_INTEL_ALDERLAKE_PCH_S
135 select SOC_INTEL_COMMON_BLOCK_TCSS
136 select SOC_INTEL_COMMON_BLOCK_USB4
137 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
138 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
139
Reka Normane790f922022-04-06 20:33:54 +1000140config ALDERLAKE_CONFIGURE_DESCRIPTOR
141 bool
142 help
143 Select this if the descriptor needs to be updated at runtime. This
144 can only be done if the descriptor region is writable, and should only
145 be used as a temporary workaround.
146
Subrata Banik095e2a72021-07-05 20:56:15 +0530147config ALDERLAKE_CAR_ENHANCED_NEM
148 bool
149 default y if !INTEL_CAR_NEM
150 select INTEL_CAR_NEM_ENHANCED
151 select CAR_HAS_SF_MASKS
152 select COS_MAPPED_TO_MSB
153 select CAR_HAS_L3_PROTECTED_WAYS
154
Subrata Banik2871e0e2020-09-27 11:30:58 +0530155config MAX_CPUS
156 int
157 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530158
159config DCACHE_RAM_BASE
160 default 0xfef00000
161
162config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530163 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530164 help
165 The size of the cache-as-ram region required during bootblock
166 and/or romstage.
167
168config DCACHE_BSP_STACK_SIZE
169 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530170 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530171 help
172 The amount of anticipated stack usage in CAR by bootblock and
173 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530174 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530175 (~1KiB).
176
177config FSP_TEMP_RAM_SIZE
178 hex
179 default 0x20000
180 help
181 The amount of anticipated heap usage in CAR by FSP.
182 Refer to Platform FSP integration guide document to know
183 the exact FSP requirement for Heap setup.
184
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700185config CHIPSET_DEVICETREE
186 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200187 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700188 default "soc/intel/alderlake/chipset.cb"
189
Subrata Banik683c95e2020-12-19 19:36:45 +0530190config EXT_BIOS_WIN_BASE
191 default 0xf8000000
192
193config EXT_BIOS_WIN_SIZE
194 default 0x2000000
195
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530196config IFD_CHIPSET
197 string
198 default "adl"
199
200config IED_REGION_SIZE
201 hex
202 default 0x400000
203
204config HEAP_SIZE
205 hex
206 default 0x10000
207
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700208# Intel recommends reserving the following resources per PCIe TBT root port,
209# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
210# - 42 buses
211# - 194 MiB Non-prefetchable memory
212# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700213if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700214
215config PCIEXP_HOTPLUG_BUSES
216 int
217 default 42
218
219config PCIEXP_HOTPLUG_MEM
220 hex
221 default 0xc200000
222
223config PCIEXP_HOTPLUG_PREFETCH_MEM
224 hex
225 default 0x1c000000
226
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700227endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700228
Subrata Banik85144d92021-01-09 16:17:45 +0530229config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530230 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530231 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530232 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100233 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200234 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530235
Subrata Banik85144d92021-01-09 16:17:45 +0530236config MAX_CPU_ROOT_PORTS
237 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530238 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530239 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200240 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530241
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530242config MAX_TBT_ROOT_PORTS
243 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200244 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530245 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
246 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
247
Subrata Banik85144d92021-01-09 16:17:45 +0530248config MAX_ROOT_PORTS
249 int
250 default MAX_PCH_ROOT_PORTS
251
Subrata Banikcffc9382021-01-29 18:41:35 +0530252config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530253 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530254 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530255 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700256 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100257 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700258 help
259 With external clock buffer, Alderlake-P can support up to three additional source clocks.
260 This is done by setting the corresponding GPIO pin(s) to native function to use as
261 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
262 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530263
264config MAX_PCIE_CLOCK_REQ
265 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100266 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530267 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100268 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200269 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530270
271config SMM_TSEG_SIZE
272 hex
273 default 0x800000
274
275config SMM_RESERVED_SIZE
276 hex
277 default 0x200000
278
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530279config PCR_BASE_ADDRESS
280 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200281 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530282 default 0xfd000000
283 help
284 This option allows you to select MMIO Base Address of sideband bus.
285
Shelley Chen4e9bb332021-10-20 15:43:45 -0700286config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530287 default 0xc0000000
288
289config CPU_BCLK_MHZ
290 int
291 default 100
292
293config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
294 int
295 default 120
296
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200297config CPU_XTAL_HZ
298 default 38400000
299
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530300config SOC_INTEL_UFS_CLK_FREQ_HZ
301 int
302 default 19200000
303
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530304config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
305 int
306 default 133
307
308config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
309 int
310 default 7
311
312config SOC_INTEL_I2C_DEV_MAX
313 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530314 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530315
Sean Rhodes0a162912022-05-21 10:38:09 +0100316config SOC_INTEL_ALDERLAKE_S3
317 bool
318 default n
319 help
320 Select if using S3 instead of S0ix to disable D3Cold.
321
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200322config ENABLE_SATA_TEST_MODE
323 bool "Enable test mode for SATA margining"
324 default n
325 help
326 Enable SATA test mode in FSP-S.
327
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530328config SOC_INTEL_UART_DEV_MAX
329 int
330 default 7
331
332config CONSOLE_UART_BASE_ADDRESS
333 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800334 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530335 depends on INTEL_LPSS_UART_FOR_CONSOLE
336
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530337config VBT_DATA_SIZE_KB
338 int
339 default 9
340
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530341# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200342# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700343# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530344config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
345 hex
346 default 0x25a
347
348config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
349 hex
350 default 0x7fff
351
Subrata Banik292afef2020-09-09 13:34:18 +0530352config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530353 select VBOOT_MUST_REQUEST_DISPLAY
354 select VBOOT_STARTS_IN_BOOTBLOCK
355 select VBOOT_VBNV_CMOS
356 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530357 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530358
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530359# Default hash block size is 1KiB. Increasing it to 4KiB to improve
360# hashing time as well as read time. This helps in improving
361# boot time for Alder Lake.
362config VBOOT_HASH_BLOCK_SIZE
363 hex
364 default 0x1000
365
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530366config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530367 default 0x200000
368
369config PRERAM_CBMEM_CONSOLE_SIZE
370 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530371 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530372
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200373config FSP_TYPE_IOT
374 bool
375 default n
376 help
377 This option allows to select FSP IOT type from 3rdparty/fsp repo
378
Subrata Banikee735942020-09-07 17:52:23 +0530379config FSP_HEADER_PATH
380 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530381 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700382 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200383 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
384 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200385 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
386 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530387 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
388
389config FSP_FD_PATH
390 string
391 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200392 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
393 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200394 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
395 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530396
397config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
398 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000399 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530400 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800401 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530402 default 0
403 help
404 This is to control debug interface on SOC.
405 Setting non-zero value will allow to use DBC or DCI to debug SOC.
406 PlatformDebugConsent in FspmUpd.h has the details.
407
408 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800409 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
410 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800411
412config DATA_BUS_WIDTH
413 int
414 default 128
415
416config DIMMS_PER_CHANNEL
417 int
418 default 2
419
420config MRC_CHANNEL_WIDTH
421 int
422 default 16
423
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530424config ACPI_ADL_IPU_ES_SUPPORT
425 def_bool n
426 help
427 Enables ACPI entry to provide silicon type information to IPU kernel driver.
428
Subrata Banika00db942022-10-12 14:24:41 +0530429config ALDERLAKE_ENABLE_SOC_WORKAROUND
430 bool
431 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530432 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530433 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
434 help
435 Selects the workarounds applicable for Alder Lake SoC.
436
Subrata Banikceaf9d12022-06-05 19:33:33 +0530437choice
438 prompt "Multiprocessor (MP) Initialization configuration to use"
439 default USE_FSP_MP_INIT
440
441config USE_FSP_MP_INIT
442 bool "Use FSP MP init"
443 select MP_SERVICES_PPI_V2
444 help
445 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
446
447config USE_COREBOOT_MP_INIT
448 bool "Use coreboot MP init"
Subrata Banik8409f152022-08-15 17:08:13 +0530449 # FSP assumes ownership of the APs (Application Processors)
450 # upon passing `NULL` pointer to the CpuMpPpi FSP-S UPD.
451 # Hence, select `MP_SERVICES_PPI_V2_NOOP` config to pass a valid
452 # pointer to the CpuMpPpi UPD with FSP_UNSUPPORTED type APIs.
453 # This will protect APs from getting hijacked by FSP while coreboot
454 # decides to set SkipMpInit UPD.
455 select MP_SERVICES_PPI_V2_NOOP
Subrata Banikceaf9d12022-06-05 19:33:33 +0530456 select RELOAD_MICROCODE_PATCH
457 help
458 Upon selection, coreboot performs MP Init.
459
460endchoice
461
Furquan Shaikhf888c682021-10-05 21:37:33 -0700462if STITCH_ME_BIN
463
464config CSE_BPDT_VERSION
465 default "1.7"
466
467endif
468
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530469config SI_DESC_REGION
470 string "Descriptor Region name"
471 default "SI_DESC"
472 help
473 Name of Descriptor Region in the FMAP
474
475config SI_DESC_REGION_SZ
476 int
477 default 4096
478 help
479 Size of Descriptor Region in the FMAP
480
Kangheui Won96787222022-06-28 15:52:43 +1000481config BUILDING_WITH_DEBUG_FSP
482 bool "Debug FSP is used for the build"
483 default n
484 help
485 Set this option if debug build of FSP is used.
486
Tim Crawfordc6529c72022-11-01 11:42:28 -0600487config INTEL_GMA_BCLV_OFFSET
488 default 0xc8258
489
490config INTEL_GMA_BCLV_WIDTH
491 default 32
492
493config INTEL_GMA_BCLM_OFFSET
494 default 0xc8254
495
496config INTEL_GMA_BCLM_WIDTH
497 default 32
498
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530499endif