blob: a8c9aebe270d5d81f4222752611849edf9d01a2e [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
Subrata Banik6526e782022-10-26 20:06:42 +053010 select X86_INIT_NEED_1_SIPI
Bora Guvendik2c805b92022-06-08 15:55:52 -070011 help
12 Intel Raptorlake support. Mainboards using RPL should select
13 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
14
Varshit Pandyab5df56f2021-01-18 09:44:35 +053015config SOC_INTEL_ALDERLAKE_PCH_M
16 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010017 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053018 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010019 Choose this option if your mainboard has a PCH-M chipset.
20
Usha P78c9b672021-11-30 11:27:38 +053021config SOC_INTEL_ALDERLAKE_PCH_N
22 bool
23 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020024 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053025 help
26 Choose this option if your mainboard has a PCH-N chipset.
27
Angel Ponsdb925aa2021-12-01 11:44:09 +010028config SOC_INTEL_ALDERLAKE_PCH_P
29 bool
30 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020031 select HAVE_INTEL_FSP_REPO
32 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010033 help
34 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053035
Michał Żygowskia1636d72022-04-07 14:56:10 +020036config SOC_INTEL_ALDERLAKE_PCH_S
37 bool
38 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020039 select HAVE_INTEL_FSP_REPO
40 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020041 help
42 Choose this option if your mainboard has a PCH-S chipset.
43
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044if SOC_INTEL_ALDERLAKE
45
46config CPU_SPECIFIC_OPTIONS
47 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020048 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053049 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020050 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053051 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053052 select CACHE_MRC_SETTINGS
53 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020055 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020056 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060057 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banik34f26b22022-02-10 12:38:02 +053058 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080059 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010060 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053061 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053062 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053063 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053064 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053065 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053066 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053067 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000068 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053069 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010070 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053072 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053074 select INTEL_GMA_ACPI
75 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053076 select INTEL_GMA_OPREGION_2_1
Subrata Banikc8b840f2022-12-31 14:47:55 +053077 select INTEL_TXT_LIB
Subrata Banika2473192023-02-22 13:03:04 +000078 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053079 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053080 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020081 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053082 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070084 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053085 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053086 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053087 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053088 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053089 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010090 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060091 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060092 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
93 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053094 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053095 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053096 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053098 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010099 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530100 select SOC_INTEL_COMMON_BLOCK_DTT
101 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +0000102 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530103 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +0530104 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +0530105 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530106 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200107 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600108 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlot930fded2023-02-24 05:09:04 +0000109 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_16
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800110 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530111 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700112 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530113 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530115 select SOC_INTEL_COMMON_BLOCK_SMM
116 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530117 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700118 select SOC_INTEL_COMMON_BLOCK_XHCI
119 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530120 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530121 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200122 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530123 select SOC_INTEL_COMMON_RESET
Tracy Wu387ec912022-12-22 16:28:15 +0800124 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600125 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530126 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530127 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530128 select SSE2
129 select SUPPORT_CPU_UCODE_IN_CBFS
130 select TSC_MONOTONIC_TIMER
131 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530132 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +0200133 select VBOOT_LIB
Subrata Banik2871e0e2020-09-27 11:30:58 +0530134
Michał Żygowski9df95d92022-04-08 17:02:35 +0200135config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
136 bool
137 default y if !SOC_INTEL_ALDERLAKE_PCH_S
138 default n if SOC_INTEL_ALDERLAKE_PCH_S
139 select SOC_INTEL_COMMON_BLOCK_TCSS
140 select SOC_INTEL_COMMON_BLOCK_USB4
141 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
142 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
143
Reka Normane790f922022-04-06 20:33:54 +1000144config ALDERLAKE_CONFIGURE_DESCRIPTOR
145 bool
146 help
147 Select this if the descriptor needs to be updated at runtime. This
148 can only be done if the descriptor region is writable, and should only
149 be used as a temporary workaround.
150
Subrata Banik095e2a72021-07-05 20:56:15 +0530151config ALDERLAKE_CAR_ENHANCED_NEM
152 bool
153 default y if !INTEL_CAR_NEM
154 select INTEL_CAR_NEM_ENHANCED
155 select CAR_HAS_SF_MASKS
156 select COS_MAPPED_TO_MSB
157 select CAR_HAS_L3_PROTECTED_WAYS
158
Subrata Banik2871e0e2020-09-27 11:30:58 +0530159config MAX_CPUS
160 int
161 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530162
163config DCACHE_RAM_BASE
164 default 0xfef00000
165
166config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530167 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530168 help
169 The size of the cache-as-ram region required during bootblock
170 and/or romstage.
171
172config DCACHE_BSP_STACK_SIZE
173 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530174 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530175 help
176 The amount of anticipated stack usage in CAR by bootblock and
177 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530178 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530179 (~1KiB).
180
181config FSP_TEMP_RAM_SIZE
182 hex
183 default 0x20000
184 help
185 The amount of anticipated heap usage in CAR by FSP.
186 Refer to Platform FSP integration guide document to know
187 the exact FSP requirement for Heap setup.
188
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700189config CHIPSET_DEVICETREE
190 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200191 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700192 default "soc/intel/alderlake/chipset.cb"
193
Subrata Banik683c95e2020-12-19 19:36:45 +0530194config EXT_BIOS_WIN_BASE
195 default 0xf8000000
196
197config EXT_BIOS_WIN_SIZE
198 default 0x2000000
199
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530200config IFD_CHIPSET
201 string
202 default "adl"
203
204config IED_REGION_SIZE
205 hex
206 default 0x400000
207
208config HEAP_SIZE
209 hex
210 default 0x10000
211
Jeremy Compostella9df11972022-12-02 10:59:49 -0700212config GFX_GMA_DEFAULT_MMIO
Jeremy Compostella0ad40032023-01-30 14:18:21 -0700213 default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
Jeremy Compostella9df11972022-12-02 10:59:49 -0700214
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700215# Intel recommends reserving the following resources per PCIe TBT root port,
216# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
217# - 42 buses
218# - 194 MiB Non-prefetchable memory
219# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700220if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700221
222config PCIEXP_HOTPLUG_BUSES
223 int
224 default 42
225
226config PCIEXP_HOTPLUG_MEM
227 hex
228 default 0xc200000
229
230config PCIEXP_HOTPLUG_PREFETCH_MEM
231 hex
232 default 0x1c000000
233
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700234endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700235
Subrata Banik85144d92021-01-09 16:17:45 +0530236config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530237 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530238 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530239 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100240 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200241 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530242
Subrata Banik85144d92021-01-09 16:17:45 +0530243config MAX_CPU_ROOT_PORTS
244 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530245 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530246 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200247 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530248
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530249config MAX_TBT_ROOT_PORTS
250 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200251 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530252 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
253 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
254
Subrata Banik85144d92021-01-09 16:17:45 +0530255config MAX_ROOT_PORTS
256 int
257 default MAX_PCH_ROOT_PORTS
258
Subrata Banikcffc9382021-01-29 18:41:35 +0530259config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530260 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530261 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530262 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700263 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100264 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700265 help
266 With external clock buffer, Alderlake-P can support up to three additional source clocks.
267 This is done by setting the corresponding GPIO pin(s) to native function to use as
268 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
269 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530270
271config MAX_PCIE_CLOCK_REQ
272 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100273 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530274 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100275 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200276 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530277
278config SMM_TSEG_SIZE
279 hex
280 default 0x800000
281
282config SMM_RESERVED_SIZE
283 hex
284 default 0x200000
285
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530286config PCR_BASE_ADDRESS
287 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200288 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530289 default 0xfd000000
290 help
291 This option allows you to select MMIO Base Address of sideband bus.
292
Shelley Chen4e9bb332021-10-20 15:43:45 -0700293config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530294 default 0xc0000000
295
296config CPU_BCLK_MHZ
297 int
298 default 100
299
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530300config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
301 int
302 default 127
303
304config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
305 int
306 default 100
307
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530308config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
309 int
310 default 120
311
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200312config CPU_XTAL_HZ
313 default 38400000
314
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530315config SOC_INTEL_UFS_CLK_FREQ_HZ
316 int
317 default 19200000
318
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530319config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
320 int
321 default 133
322
323config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
324 int
325 default 7
326
327config SOC_INTEL_I2C_DEV_MAX
328 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530329 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530330
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200331config ENABLE_SATA_TEST_MODE
332 bool "Enable test mode for SATA margining"
333 default n
334 help
335 Enable SATA test mode in FSP-S.
336
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530337config SOC_INTEL_UART_DEV_MAX
338 int
339 default 7
340
341config CONSOLE_UART_BASE_ADDRESS
342 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800343 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530344 depends on INTEL_LPSS_UART_FOR_CONSOLE
345
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530346config VBT_DATA_SIZE_KB
347 int
348 default 9
349
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530350# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200351# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700352# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530353config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
354 hex
355 default 0x25a
356
357config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
358 hex
359 default 0x7fff
360
Subrata Banik292afef2020-09-09 13:34:18 +0530361config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530362 select VBOOT_MUST_REQUEST_DISPLAY
363 select VBOOT_STARTS_IN_BOOTBLOCK
364 select VBOOT_VBNV_CMOS
365 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530366 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530367
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530368# Default hash block size is 1KiB. Increasing it to 4KiB to improve
369# hashing time as well as read time. This helps in improving
370# boot time for Alder Lake.
371config VBOOT_HASH_BLOCK_SIZE
372 hex
373 default 0x1000
374
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530375config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530376 default 0x200000
377
378config PRERAM_CBMEM_CONSOLE_SIZE
379 hex
Tarun Tulid2447902023-01-24 13:31:10 +0000380 default 0x16000 if CONSOLE_SERIAL
Tarun Tuli2b038942023-01-24 13:50:17 +0000381 default 0x4000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530382
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000383config CONSOLE_CBMEM_BUFFER_SIZE
384 hex
Tarun Tulid2447902023-01-24 13:31:10 +0000385 default 0x100000 if CONSOLE_SERIAL
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000386 default 0x40000
387
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200388config FSP_TYPE_IOT
389 bool
390 default n
391 help
392 This option allows to select FSP IOT type from 3rdparty/fsp repo
393
Subrata Banikee735942020-09-07 17:52:23 +0530394config FSP_HEADER_PATH
395 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530396 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700397 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200398 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
399 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200400 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
401 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530402 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
403
404config FSP_FD_PATH
405 string
406 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200407 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
408 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200409 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
410 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530411
412config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
413 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000414 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530415 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800416 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530417 default 0
418 help
419 This is to control debug interface on SOC.
420 Setting non-zero value will allow to use DBC or DCI to debug SOC.
421 PlatformDebugConsent in FspmUpd.h has the details.
422
423 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800424 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
425 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800426
427config DATA_BUS_WIDTH
428 int
429 default 128
430
431config DIMMS_PER_CHANNEL
432 int
433 default 2
434
435config MRC_CHANNEL_WIDTH
436 int
437 default 16
438
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530439config ACPI_ADL_IPU_ES_SUPPORT
440 def_bool n
441 help
442 Enables ACPI entry to provide silicon type information to IPU kernel driver.
443
Subrata Banika00db942022-10-12 14:24:41 +0530444config ALDERLAKE_ENABLE_SOC_WORKAROUND
445 bool
446 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530447 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530448 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
449 help
450 Selects the workarounds applicable for Alder Lake SoC.
451
Subrata Banik76d49a72023-01-16 16:33:18 +0530452config USE_UNIFIED_AP_FIRMWARE_FOR_UFS_AND_NON_UFS
453 bool
454 help
455 Alder Lake SoC based OEM board design with UFS and non-UFS planned to use an
456 unified AP firmware which demanded to have a unified descriptor. It means UFS
457 controller needs to default fuse enabled to let UFS SKU to boot.
458
459 On such design with non-UFS SKU is exhibiting S0ix failure due to UFS remain
460 enabled in the strap although FSP-S is making the UFS controller function
461 disabled. The potential root cause of this behaviour is although the UFS
462 controller is function disabled but MPHY clock is still in active state.
463
464 A possible solution to this problem is to issue a warm reboot (if boot path is
465 S5->S0 or G3->S0) after disabling the UFS and let PMC to read the function
466 disable state of the UFS for disabling the MPHY clock.
467
468 Mainboard users with such board design where OEM would like to use an unified AP
469 firmware to support both UFS and non-UFS sku booting might need to choose this
470 config to allow disabling UFS while booting on the non-UFS SKU.
471 Note: selection of this config would introduce an additional warm reset in
472 cold-reset scenarios due to function disabling of the UFS controller.
473
Furquan Shaikhf888c682021-10-05 21:37:33 -0700474if STITCH_ME_BIN
475
476config CSE_BPDT_VERSION
477 default "1.7"
478
479endif
480
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530481config SI_DESC_REGION
482 string "Descriptor Region name"
483 default "SI_DESC"
484 help
485 Name of Descriptor Region in the FMAP
486
487config SI_DESC_REGION_SZ
488 int
489 default 4096
490 help
491 Size of Descriptor Region in the FMAP
492
Kangheui Won96787222022-06-28 15:52:43 +1000493config BUILDING_WITH_DEBUG_FSP
494 bool "Debug FSP is used for the build"
495 default n
496 help
497 Set this option if debug build of FSP is used.
498
Tim Crawfordc6529c72022-11-01 11:42:28 -0600499config INTEL_GMA_BCLV_OFFSET
500 default 0xc8258
501
502config INTEL_GMA_BCLV_WIDTH
503 default 32
504
505config INTEL_GMA_BCLM_OFFSET
506 default 0xc8254
507
508config INTEL_GMA_BCLM_WIDTH
509 default 32
510
Kapil Porwal23ef60d2023-01-16 16:07:48 +0000511config FSP_PUBLISH_MBP_HOB
512 bool
513 default n if CHROMEOS && (SOC_INTEL_RAPTORLAKE || SOC_INTEL_ALDERLAKE_PCH_N)
514 default y
515 help
516 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
517 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
518
519 Note: It cannot be disabled for ADL-P based platforms because ADL-P FSP relies on
520 MBP HOB for ChipsetInit version for ChipsetInit sync. As ChipsetInit sync doesn't
521 occur if no MBP HOB, so it results S0ix issue. This limitation is addressed in the
522 later platforms so creation of MBP HOB can be skipped for ADL-N and RPL based
523 platforms.
524
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530525endif