blob: 480ee0b8c4309c030e8b60a798d4d1c23332cfff [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
Subrata Banik6526e782022-10-26 20:06:42 +053010 select X86_INIT_NEED_1_SIPI
Bora Guvendik2c805b92022-06-08 15:55:52 -070011 help
12 Intel Raptorlake support. Mainboards using RPL should select
13 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
14
Varshit Pandyab5df56f2021-01-18 09:44:35 +053015config SOC_INTEL_ALDERLAKE_PCH_M
16 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010017 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053018 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010019 Choose this option if your mainboard has a PCH-M chipset.
20
Usha P78c9b672021-11-30 11:27:38 +053021config SOC_INTEL_ALDERLAKE_PCH_N
22 bool
23 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020024 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053025 help
26 Choose this option if your mainboard has a PCH-N chipset.
27
Angel Ponsdb925aa2021-12-01 11:44:09 +010028config SOC_INTEL_ALDERLAKE_PCH_P
29 bool
30 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020031 select HAVE_INTEL_FSP_REPO
32 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010033 help
34 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053035
Michał Żygowskia1636d72022-04-07 14:56:10 +020036config SOC_INTEL_ALDERLAKE_PCH_S
37 bool
38 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020039 select HAVE_INTEL_FSP_REPO
40 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020041 help
42 Choose this option if your mainboard has a PCH-S chipset.
43
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044if SOC_INTEL_ALDERLAKE
45
46config CPU_SPECIFIC_OPTIONS
47 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020048 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053049 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020050 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053051 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053052 select CACHE_MRC_SETTINGS
53 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020055 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020056 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060057 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banik34f26b22022-02-10 12:38:02 +053058 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080059 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010060 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053061 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053062 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053063 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053064 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053065 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053066 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053067 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000068 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053069 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010070 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053071 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053072 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053074 select INTEL_GMA_ACPI
75 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053076 select INTEL_GMA_OPREGION_2_1
Subrata Banikc8b840f2022-12-31 14:47:55 +053077 select INTEL_TXT_LIB
Subrata Banika2473192023-02-22 13:03:04 +000078 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053079 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053080 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020081 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053082 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053083 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070084 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053085 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053086 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053087 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053088 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053089 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010090 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060091 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060092 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
93 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053094 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053095 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053096 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053098 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010099 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530100 select SOC_INTEL_COMMON_BLOCK_DTT
101 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +0000102 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530103 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +0530104 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +0530105 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530106 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200107 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600108 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlot930fded2023-02-24 05:09:04 +0000109 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_16
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800110 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530111 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700112 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530113 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530114 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530115 select SOC_INTEL_COMMON_BLOCK_SMM
116 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530117 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Michał Żygowski5f05ee22023-01-18 12:18:00 +0100118 select SOC_INTEL_COMMON_BLOCK_VTD
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700119 select SOC_INTEL_COMMON_BLOCK_XHCI
120 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530121 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530122 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200123 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530124 select SOC_INTEL_COMMON_RESET
Jeremy Compostellac49efa32023-03-13 10:55:21 -0700125 select SOC_INTEL_CSE_SEND_EOP_LATE if !BOARD_GOOGLE_BRYA_COMMON
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600126 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +0530127 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530128 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530129 select SSE2
130 select SUPPORT_CPU_UCODE_IN_CBFS
131 select TSC_MONOTONIC_TIMER
132 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530133 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +0200134 select VBOOT_LIB
Lean Sheng Tan86152452023-03-13 14:51:10 +0100135 select X86_CLFLUSH_CAR
Subrata Banik2871e0e2020-09-27 11:30:58 +0530136
Michał Żygowski9df95d92022-04-08 17:02:35 +0200137config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
138 bool
139 default y if !SOC_INTEL_ALDERLAKE_PCH_S
140 default n if SOC_INTEL_ALDERLAKE_PCH_S
141 select SOC_INTEL_COMMON_BLOCK_TCSS
142 select SOC_INTEL_COMMON_BLOCK_USB4
143 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
144 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
145
Reka Normane790f922022-04-06 20:33:54 +1000146config ALDERLAKE_CONFIGURE_DESCRIPTOR
147 bool
148 help
149 Select this if the descriptor needs to be updated at runtime. This
150 can only be done if the descriptor region is writable, and should only
151 be used as a temporary workaround.
152
Subrata Banik095e2a72021-07-05 20:56:15 +0530153config ALDERLAKE_CAR_ENHANCED_NEM
154 bool
155 default y if !INTEL_CAR_NEM
156 select INTEL_CAR_NEM_ENHANCED
157 select CAR_HAS_SF_MASKS
158 select COS_MAPPED_TO_MSB
159 select CAR_HAS_L3_PROTECTED_WAYS
160
Subrata Banik2871e0e2020-09-27 11:30:58 +0530161config MAX_CPUS
162 int
Tim Crawford35860ff2023-03-06 11:28:40 -0700163 default 32 if SOC_INTEL_RAPTORLAKE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530164 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530165
166config DCACHE_RAM_BASE
167 default 0xfef00000
168
169config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530170 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530171 help
172 The size of the cache-as-ram region required during bootblock
173 and/or romstage.
174
175config DCACHE_BSP_STACK_SIZE
176 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530177 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530178 help
179 The amount of anticipated stack usage in CAR by bootblock and
180 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530181 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530182 (~1KiB).
183
184config FSP_TEMP_RAM_SIZE
185 hex
186 default 0x20000
187 help
188 The amount of anticipated heap usage in CAR by FSP.
189 Refer to Platform FSP integration guide document to know
190 the exact FSP requirement for Heap setup.
191
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700192config CHIPSET_DEVICETREE
193 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200194 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700195 default "soc/intel/alderlake/chipset.cb"
196
Subrata Banik683c95e2020-12-19 19:36:45 +0530197config EXT_BIOS_WIN_BASE
198 default 0xf8000000
199
200config EXT_BIOS_WIN_SIZE
201 default 0x2000000
202
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530203config IFD_CHIPSET
204 string
205 default "adl"
206
207config IED_REGION_SIZE
208 hex
209 default 0x400000
210
211config HEAP_SIZE
212 hex
213 default 0x10000
214
Jeremy Compostella9df11972022-12-02 10:59:49 -0700215config GFX_GMA_DEFAULT_MMIO
Jeremy Compostella0ad40032023-01-30 14:18:21 -0700216 default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
Jeremy Compostella9df11972022-12-02 10:59:49 -0700217
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700218# Intel recommends reserving the following resources per PCIe TBT root port,
219# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
220# - 42 buses
221# - 194 MiB Non-prefetchable memory
222# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700223if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700224
225config PCIEXP_HOTPLUG_BUSES
226 int
227 default 42
228
229config PCIEXP_HOTPLUG_MEM
230 hex
231 default 0xc200000
232
233config PCIEXP_HOTPLUG_PREFETCH_MEM
234 hex
235 default 0x1c000000
236
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700237endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700238
Subrata Banik85144d92021-01-09 16:17:45 +0530239config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530240 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530241 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530242 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100243 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200244 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530245
Subrata Banik85144d92021-01-09 16:17:45 +0530246config MAX_CPU_ROOT_PORTS
247 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530248 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530249 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200250 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530251
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530252config MAX_TBT_ROOT_PORTS
253 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200254 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530255 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
256 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
257
Subrata Banik85144d92021-01-09 16:17:45 +0530258config MAX_ROOT_PORTS
259 int
260 default MAX_PCH_ROOT_PORTS
261
Subrata Banikcffc9382021-01-29 18:41:35 +0530262config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530263 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530264 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530265 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700266 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100267 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700268 help
269 With external clock buffer, Alderlake-P can support up to three additional source clocks.
270 This is done by setting the corresponding GPIO pin(s) to native function to use as
271 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
272 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530273
274config MAX_PCIE_CLOCK_REQ
275 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100276 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530277 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100278 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200279 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530280
281config SMM_TSEG_SIZE
282 hex
283 default 0x800000
284
285config SMM_RESERVED_SIZE
286 hex
287 default 0x200000
288
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530289config PCR_BASE_ADDRESS
290 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200291 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292 default 0xfd000000
293 help
294 This option allows you to select MMIO Base Address of sideband bus.
295
Shelley Chen4e9bb332021-10-20 15:43:45 -0700296config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530297 default 0xc0000000
298
299config CPU_BCLK_MHZ
300 int
301 default 100
302
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530303config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
304 int
305 default 127
306
307config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
308 int
309 default 100
310
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530311config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
312 int
313 default 120
314
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200315config CPU_XTAL_HZ
316 default 38400000
317
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530318config SOC_INTEL_UFS_CLK_FREQ_HZ
319 int
320 default 19200000
321
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530322config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
323 int
324 default 133
325
326config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
327 int
328 default 7
329
330config SOC_INTEL_I2C_DEV_MAX
331 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530332 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530333
Michael Niewöhner7c722ce2023-04-07 17:04:29 +0000334config SOC_INTEL_ALDERLAKE_S3
335 bool
336 default n
337 help
338 Select if using S3 instead of S0ix to disable D3Cold.
339
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200340config ENABLE_SATA_TEST_MODE
341 bool "Enable test mode for SATA margining"
342 default n
343 help
344 Enable SATA test mode in FSP-S.
345
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530346config SOC_INTEL_UART_DEV_MAX
347 int
348 default 7
349
350config CONSOLE_UART_BASE_ADDRESS
351 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800352 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530353 depends on INTEL_LPSS_UART_FOR_CONSOLE
354
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530355config VBT_DATA_SIZE_KB
356 int
357 default 9
358
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530359# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200360# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700361# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530362config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
363 hex
364 default 0x25a
365
366config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
367 hex
368 default 0x7fff
369
Subrata Banik292afef2020-09-09 13:34:18 +0530370config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530371 select VBOOT_MUST_REQUEST_DISPLAY
372 select VBOOT_STARTS_IN_BOOTBLOCK
373 select VBOOT_VBNV_CMOS
374 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530375 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530376
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530377# Default hash block size is 1KiB. Increasing it to 4KiB to improve
378# hashing time as well as read time. This helps in improving
379# boot time for Alder Lake.
380config VBOOT_HASH_BLOCK_SIZE
381 hex
382 default 0x1000
383
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530384config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530385 default 0x200000
386
387config PRERAM_CBMEM_CONSOLE_SIZE
388 hex
Tarun Tulid2447902023-01-24 13:31:10 +0000389 default 0x16000 if CONSOLE_SERIAL
Tarun Tuli2b038942023-01-24 13:50:17 +0000390 default 0x4000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530391
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000392config CONSOLE_CBMEM_BUFFER_SIZE
393 hex
Tarun Tulid2447902023-01-24 13:31:10 +0000394 default 0x100000 if CONSOLE_SERIAL
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000395 default 0x40000
396
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200397config FSP_TYPE_IOT
398 bool
399 default n
400 help
401 This option allows to select FSP IOT type from 3rdparty/fsp repo
402
Subrata Banikee735942020-09-07 17:52:23 +0530403config FSP_HEADER_PATH
404 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530405 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700406 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200407 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
408 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200409 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
410 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530411 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
412
413config FSP_FD_PATH
414 string
415 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200416 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
417 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200418 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
419 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530420
421config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
422 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000423 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530424 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800425 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530426 default 0
427 help
428 This is to control debug interface on SOC.
429 Setting non-zero value will allow to use DBC or DCI to debug SOC.
430 PlatformDebugConsent in FspmUpd.h has the details.
431
432 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800433 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
434 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800435
436config DATA_BUS_WIDTH
437 int
438 default 128
439
440config DIMMS_PER_CHANNEL
441 int
442 default 2
443
444config MRC_CHANNEL_WIDTH
445 int
446 default 16
447
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530448config ACPI_ADL_IPU_ES_SUPPORT
449 def_bool n
450 help
451 Enables ACPI entry to provide silicon type information to IPU kernel driver.
452
Subrata Banika00db942022-10-12 14:24:41 +0530453config ALDERLAKE_ENABLE_SOC_WORKAROUND
454 bool
455 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530456 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530457 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
458 help
459 Selects the workarounds applicable for Alder Lake SoC.
460
Subrata Banik76d49a72023-01-16 16:33:18 +0530461config USE_UNIFIED_AP_FIRMWARE_FOR_UFS_AND_NON_UFS
462 bool
463 help
464 Alder Lake SoC based OEM board design with UFS and non-UFS planned to use an
465 unified AP firmware which demanded to have a unified descriptor. It means UFS
466 controller needs to default fuse enabled to let UFS SKU to boot.
467
468 On such design with non-UFS SKU is exhibiting S0ix failure due to UFS remain
469 enabled in the strap although FSP-S is making the UFS controller function
470 disabled. The potential root cause of this behaviour is although the UFS
471 controller is function disabled but MPHY clock is still in active state.
472
473 A possible solution to this problem is to issue a warm reboot (if boot path is
474 S5->S0 or G3->S0) after disabling the UFS and let PMC to read the function
475 disable state of the UFS for disabling the MPHY clock.
476
477 Mainboard users with such board design where OEM would like to use an unified AP
478 firmware to support both UFS and non-UFS sku booting might need to choose this
479 config to allow disabling UFS while booting on the non-UFS SKU.
480 Note: selection of this config would introduce an additional warm reset in
481 cold-reset scenarios due to function disabling of the UFS controller.
482
Furquan Shaikhf888c682021-10-05 21:37:33 -0700483if STITCH_ME_BIN
484
485config CSE_BPDT_VERSION
486 default "1.7"
487
488endif
489
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530490config SI_DESC_REGION
491 string "Descriptor Region name"
492 default "SI_DESC"
493 help
494 Name of Descriptor Region in the FMAP
495
496config SI_DESC_REGION_SZ
497 int
498 default 4096
499 help
500 Size of Descriptor Region in the FMAP
501
Kangheui Won96787222022-06-28 15:52:43 +1000502config BUILDING_WITH_DEBUG_FSP
503 bool "Debug FSP is used for the build"
504 default n
505 help
506 Set this option if debug build of FSP is used.
507
Tim Crawfordc6529c72022-11-01 11:42:28 -0600508config INTEL_GMA_BCLV_OFFSET
509 default 0xc8258
510
511config INTEL_GMA_BCLV_WIDTH
512 default 32
513
514config INTEL_GMA_BCLM_OFFSET
515 default 0xc8254
516
517config INTEL_GMA_BCLM_WIDTH
518 default 32
519
Kapil Porwal23ef60d2023-01-16 16:07:48 +0000520config FSP_PUBLISH_MBP_HOB
521 bool
522 default n if CHROMEOS && (SOC_INTEL_RAPTORLAKE || SOC_INTEL_ALDERLAKE_PCH_N)
523 default y
524 help
525 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
526 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
527
528 Note: It cannot be disabled for ADL-P based platforms because ADL-P FSP relies on
529 MBP HOB for ChipsetInit version for ChipsetInit sync. As ChipsetInit sync doesn't
530 occur if no MBP HOB, so it results S0ix issue. This limitation is addressed in the
531 later platforms so creation of MBP HOB can be skipped for ADL-N and RPL based
532 platforms.
533
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530534endif