blob: e63bcd222821e5a608110dc2a8ab07c3a8255985 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
Angel Ponsa25eaff2020-09-23 15:37:15 +02003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +02004 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +05305 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +05306 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +05308 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +02009 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020010 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060011 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banik34f26b22022-02-10 12:38:02 +053012 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080013 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010014 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053015 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053016 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053017 select FSP_M_XIP
Subrata Banik65b64b32023-04-26 16:36:05 +053018 select FSP_MULTIPHASE_SI_INIT_RETURN_BROKEN
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053019 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053020 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053021 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053022 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000023 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053024 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010025 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053028 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select INTEL_GMA_ACPI
30 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053031 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000032 select INTEL_GMA_VERSION_2
Subrata Banikc8b840f2022-12-31 14:47:55 +053033 select INTEL_TXT_LIB
Subrata Banika2473192023-02-22 13:03:04 +000034 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053035 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020037 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053038 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053039 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070040 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053041 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lean Sheng Tance68d682023-03-15 15:32:01 +010042 select SOC_INTEL_COMMON_BASECODE
43 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053045 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053046 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053052 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053054 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053055 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010057 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000060 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053062 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053063 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053064 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +020065 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060066 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlot930fded2023-02-24 05:09:04 +000067 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_16
Furquan Shaikha1c247b2020-12-31 22:50:14 -080068 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Michał Żygowskice14b612022-10-28 15:53:23 +020069 select SOC_INTEL_COMMON_BLOCK_OC_WDT
Rizwan Qureshi307be992021-04-08 20:35:29 +053070 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070071 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053072 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053074 select SOC_INTEL_COMMON_BLOCK_SMM
75 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +053076 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Michał Żygowski5f05ee22023-01-18 12:18:00 +010077 select SOC_INTEL_COMMON_BLOCK_VTD
Tim Wawrzynczak242da792020-11-10 10:13:54 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053080 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020081 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082 select SOC_INTEL_COMMON_RESET
Jeremy Compostellac49efa32023-03-13 10:55:21 -070083 select SOC_INTEL_CSE_SEND_EOP_LATE if !BOARD_GOOGLE_BRYA_COMMON
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060084 select SOC_INTEL_CSE_SET_EOP
Subrata Banik93ca15c2023-10-16 14:06:27 +053085 select SOC_INTEL_GFX_MBUS_JOIN if MAINBOARD_HAS_CHROMEOS && BMP_LOGO
Subrata Banikaf27ac22022-02-18 00:44:15 +053086 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +053087 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053088 select SSE2
89 select SUPPORT_CPU_UCODE_IN_CBFS
90 select TSC_MONOTONIC_TIMER
91 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053092 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +020093 select VBOOT_LIB
Lean Sheng Tan86152452023-03-13 14:51:10 +010094 select X86_CLFLUSH_CAR
Elyes Haouasfefb8be2023-08-03 20:46:31 +020095 help
96 Intel Alderlake support. Mainboards should specify the PCH
97 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
98 of selecting this option directly.
99
100config SOC_INTEL_RAPTORLAKE
101 bool
102 select X86_INIT_NEED_1_SIPI
103 help
104 Intel Raptorlake support. Mainboards using RPL should select
105 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
106
107config SOC_INTEL_ALDERLAKE_PCH_M
108 bool
109 select SOC_INTEL_ALDERLAKE
110 help
111 Choose this option if your mainboard has a PCH-M chipset.
112
113config SOC_INTEL_ALDERLAKE_PCH_N
114 bool
Felix Singer1e889d82023-06-03 06:25:57 +0200115 select HAVE_INTEL_FSP_REPO
Elyes Haouasfefb8be2023-08-03 20:46:31 +0200116 select SOC_INTEL_ALDERLAKE
Elyes Haouasfefb8be2023-08-03 20:46:31 +0200117 help
118 Choose this option if your mainboard has a PCH-N chipset.
119
120config SOC_INTEL_ALDERLAKE_PCH_P
121 bool
122 select SOC_INTEL_ALDERLAKE
123 select HAVE_INTEL_FSP_REPO
124 select PLATFORM_USES_FSP2_3
125 help
126 Choose this option if your mainboard has a PCH-P chipset.
127
128config SOC_INTEL_ALDERLAKE_PCH_S
129 bool
130 select SOC_INTEL_ALDERLAKE
Michał Żygowski82d2d4f2023-10-16 15:20:50 +0200131 select HAVE_INTEL_FSP_REPO
Elyes Haouasfefb8be2023-08-03 20:46:31 +0200132 select PLATFORM_USES_FSP2_3
133 help
134 Choose this option if your mainboard has a PCH-S chipset.
135
136config SOC_INTEL_RAPTORLAKE_PCH_S
137 bool
138 select SOC_INTEL_ALDERLAKE_PCH_S
139 select SOC_INTEL_RAPTORLAKE
140 help
141 Choose this option if your mainboard has a Raptor Lake PCH-S chipset.
142
143if SOC_INTEL_ALDERLAKE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530144
Michał Żygowski9df95d92022-04-08 17:02:35 +0200145config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
146 bool
Michał Żygowski9df95d92022-04-08 17:02:35 +0200147 default n if SOC_INTEL_ALDERLAKE_PCH_S
Michał Żygowskieeba3e72023-06-16 11:15:12 +0200148 default y
Michał Żygowski9df95d92022-04-08 17:02:35 +0200149 select SOC_INTEL_COMMON_BLOCK_TCSS
150 select SOC_INTEL_COMMON_BLOCK_USB4
151 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
152 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
153
Reka Normane790f922022-04-06 20:33:54 +1000154config ALDERLAKE_CONFIGURE_DESCRIPTOR
155 bool
156 help
157 Select this if the descriptor needs to be updated at runtime. This
158 can only be done if the descriptor region is writable, and should only
159 be used as a temporary workaround.
160
Subrata Banik095e2a72021-07-05 20:56:15 +0530161config ALDERLAKE_CAR_ENHANCED_NEM
162 bool
163 default y if !INTEL_CAR_NEM
164 select INTEL_CAR_NEM_ENHANCED
165 select CAR_HAS_SF_MASKS
166 select COS_MAPPED_TO_MSB
167 select CAR_HAS_L3_PROTECTED_WAYS
168
Subrata Banik2871e0e2020-09-27 11:30:58 +0530169config MAX_CPUS
170 int
Tim Crawford35860ff2023-03-06 11:28:40 -0700171 default 32 if SOC_INTEL_RAPTORLAKE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530172 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530173
174config DCACHE_RAM_BASE
175 default 0xfef00000
176
177config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530178 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530179 help
180 The size of the cache-as-ram region required during bootblock
181 and/or romstage.
182
183config DCACHE_BSP_STACK_SIZE
184 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530185 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530186 help
187 The amount of anticipated stack usage in CAR by bootblock and
188 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530189 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530190 (~1KiB).
191
192config FSP_TEMP_RAM_SIZE
193 hex
194 default 0x20000
195 help
196 The amount of anticipated heap usage in CAR by FSP.
197 Refer to Platform FSP integration guide document to know
198 the exact FSP requirement for Heap setup.
199
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700200config CHIPSET_DEVICETREE
201 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200202 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700203 default "soc/intel/alderlake/chipset.cb"
204
Subrata Banik683c95e2020-12-19 19:36:45 +0530205config EXT_BIOS_WIN_BASE
206 default 0xf8000000
207
208config EXT_BIOS_WIN_SIZE
209 default 0x2000000
210
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530211config IFD_CHIPSET
212 string
213 default "adl"
214
215config IED_REGION_SIZE
216 hex
217 default 0x400000
218
Jeremy Compostella9df11972022-12-02 10:59:49 -0700219config GFX_GMA_DEFAULT_MMIO
Jeremy Compostella0ad40032023-01-30 14:18:21 -0700220 default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
Jeremy Compostella9df11972022-12-02 10:59:49 -0700221
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700222# Intel recommends reserving the following resources per PCIe TBT root port,
223# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
224# - 42 buses
225# - 194 MiB Non-prefetchable memory
226# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700227if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700228
229config PCIEXP_HOTPLUG_BUSES
230 int
231 default 42
232
233config PCIEXP_HOTPLUG_MEM
234 hex
235 default 0xc200000
236
237config PCIEXP_HOTPLUG_PREFETCH_MEM
238 hex
239 default 0x1c000000
240
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700241endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700242
Subrata Banik85144d92021-01-09 16:17:45 +0530243config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530244 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530245 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530246 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100247 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200248 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530249
Subrata Banik85144d92021-01-09 16:17:45 +0530250config MAX_CPU_ROOT_PORTS
251 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530252 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530253 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200254 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530255
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530256config MAX_TBT_ROOT_PORTS
257 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200258 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530259 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
260 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
261
Subrata Banik85144d92021-01-09 16:17:45 +0530262config MAX_ROOT_PORTS
263 int
264 default MAX_PCH_ROOT_PORTS
265
Subrata Banikcffc9382021-01-29 18:41:35 +0530266config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530267 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530268 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530269 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700270 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100271 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700272 help
273 With external clock buffer, Alderlake-P can support up to three additional source clocks.
274 This is done by setting the corresponding GPIO pin(s) to native function to use as
275 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
276 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530277
278config MAX_PCIE_CLOCK_REQ
279 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100280 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530281 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100282 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200283 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530284
285config SMM_TSEG_SIZE
286 hex
287 default 0x800000
288
289config SMM_RESERVED_SIZE
290 hex
291 default 0x200000
292
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530293config PCR_BASE_ADDRESS
294 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200295 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530296 default 0xfd000000
297 help
298 This option allows you to select MMIO Base Address of sideband bus.
299
Shelley Chen4e9bb332021-10-20 15:43:45 -0700300config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530301 default 0xc0000000
302
303config CPU_BCLK_MHZ
304 int
305 default 100
306
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530307config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
308 int
309 default 127
310
311config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
312 int
313 default 100
314
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530315config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
316 int
317 default 120
318
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200319config CPU_XTAL_HZ
320 default 38400000
321
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530322config SOC_INTEL_UFS_CLK_FREQ_HZ
323 int
324 default 19200000
325
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530326config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
327 int
328 default 133
329
330config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
331 int
332 default 7
333
334config SOC_INTEL_I2C_DEV_MAX
335 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530336 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530337
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200338config ENABLE_SATA_TEST_MODE
339 bool "Enable test mode for SATA margining"
340 default n
341 help
342 Enable SATA test mode in FSP-S.
343
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530344config SOC_INTEL_UART_DEV_MAX
345 int
346 default 7
347
348config CONSOLE_UART_BASE_ADDRESS
349 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800350 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530351 depends on INTEL_LPSS_UART_FOR_CONSOLE
352
353# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200354# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700355# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530356config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
357 hex
358 default 0x25a
359
360config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
361 hex
362 default 0x7fff
363
Subrata Banik292afef2020-09-09 13:34:18 +0530364config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530365 select VBOOT_MUST_REQUEST_DISPLAY
366 select VBOOT_STARTS_IN_BOOTBLOCK
367 select VBOOT_VBNV_CMOS
368 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530369 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530370
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530371# Default hash block size is 1KiB. Increasing it to 4KiB to improve
372# hashing time as well as read time. This helps in improving
373# boot time for Alder Lake.
374config VBOOT_HASH_BLOCK_SIZE
375 hex
376 default 0x1000
377
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530378config CBFS_SIZE
Felix Singerd486fc32023-07-03 11:13:19 +0000379 default 0x400000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530380
381config PRERAM_CBMEM_CONSOLE_SIZE
382 hex
Tarun Tuli2b038942023-01-24 13:50:17 +0000383 default 0x4000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530384
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000385config CONSOLE_CBMEM_BUFFER_SIZE
386 hex
Subrata Banik52595682023-07-17 13:05:37 +0530387 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000388 default 0x40000
389
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200390config FSP_TYPE_IOT
391 bool
392 default n
393 help
394 This option allows to select FSP IOT type from 3rdparty/fsp repo
395
Subrata Banikee735942020-09-07 17:52:23 +0530396config FSP_HEADER_PATH
397 string "Location of FSP headers"
Sean Rhodese3d9b0a2023-08-09 10:58:32 +0100398 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N && !FSP_USE_REPO
Kulkarni, Srinivas7c6f1d52023-12-13 13:46:58 +0530399 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE && !FSP_USE_REPO
Michał Żygowski50014612023-10-16 15:17:20 +0200400 default "3rdparty/fsp/RaptorLakeFspBinPkg/IoT/RaptorLakeS/Include/" if SOC_INTEL_RAPTORLAKE_PCH_S && FSP_TYPE_IOT
Matt DeVilliera9a8e772023-09-29 10:50:04 -0500401 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
402 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200403 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
404 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Bora Guvendikd353d7e2023-09-20 13:52:06 -0700405 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && !SOC_INTEL_RAPTORLAKE
406 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +0200407 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Felix Singer1e889d82023-06-03 06:25:57 +0200408 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeN/Include/" if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski01025d32023-07-12 13:22:09 +0200409 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/" if !FSP_USE_REPO
Subrata Banikee735942020-09-07 17:52:23 +0530410
411config FSP_FD_PATH
412 string
413 depends on FSP_USE_REPO
Michał Żygowskieeba3e72023-06-16 11:15:12 +0200414 default "3rdparty/fsp/RaptorLakeFspBinPkg/IoT/RaptorLakeS/FSP.fd" if SOC_INTEL_RAPTORLAKE_PCH_S && FSP_TYPE_IOT
Matt DeVilliera9a8e772023-09-29 10:50:04 -0500415 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
416 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200417 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
418 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Bora Guvendikd353d7e2023-09-20 13:52:06 -0700419 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && !SOC_INTEL_RAPTORLAKE
420 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +0200421 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Felix Singer1e889d82023-06-03 06:25:57 +0200422 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeN/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik292afef2020-09-09 13:34:18 +0530423
424config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
425 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000426 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530427 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800428 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530429 default 0
430 help
431 This is to control debug interface on SOC.
432 Setting non-zero value will allow to use DBC or DCI to debug SOC.
433 PlatformDebugConsent in FspmUpd.h has the details.
434
435 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800436 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
437 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800438
439config DATA_BUS_WIDTH
440 int
441 default 128
442
443config DIMMS_PER_CHANNEL
444 int
445 default 2
446
447config MRC_CHANNEL_WIDTH
448 int
449 default 16
450
Subrata Banika00db942022-10-12 14:24:41 +0530451config ALDERLAKE_ENABLE_SOC_WORKAROUND
452 bool
453 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530454 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530455 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
456 help
457 Selects the workarounds applicable for Alder Lake SoC.
458
Subrata Banik76d49a72023-01-16 16:33:18 +0530459config USE_UNIFIED_AP_FIRMWARE_FOR_UFS_AND_NON_UFS
460 bool
461 help
462 Alder Lake SoC based OEM board design with UFS and non-UFS planned to use an
463 unified AP firmware which demanded to have a unified descriptor. It means UFS
464 controller needs to default fuse enabled to let UFS SKU to boot.
465
466 On such design with non-UFS SKU is exhibiting S0ix failure due to UFS remain
467 enabled in the strap although FSP-S is making the UFS controller function
468 disabled. The potential root cause of this behaviour is although the UFS
469 controller is function disabled but MPHY clock is still in active state.
470
471 A possible solution to this problem is to issue a warm reboot (if boot path is
472 S5->S0 or G3->S0) after disabling the UFS and let PMC to read the function
473 disable state of the UFS for disabling the MPHY clock.
474
475 Mainboard users with such board design where OEM would like to use an unified AP
476 firmware to support both UFS and non-UFS sku booting might need to choose this
477 config to allow disabling UFS while booting on the non-UFS SKU.
478 Note: selection of this config would introduce an additional warm reset in
479 cold-reset scenarios due to function disabling of the UFS controller.
480
Furquan Shaikhf888c682021-10-05 21:37:33 -0700481if STITCH_ME_BIN
482
483config CSE_BPDT_VERSION
484 default "1.7"
485
486endif
487
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530488config SI_DESC_REGION
489 string "Descriptor Region name"
490 default "SI_DESC"
491 help
492 Name of Descriptor Region in the FMAP
493
494config SI_DESC_REGION_SZ
495 int
496 default 4096
497 help
498 Size of Descriptor Region in the FMAP
499
Kangheui Won96787222022-06-28 15:52:43 +1000500config BUILDING_WITH_DEBUG_FSP
501 bool "Debug FSP is used for the build"
502 default n
503 help
504 Set this option if debug build of FSP is used.
505
Tim Crawfordc6529c72022-11-01 11:42:28 -0600506config INTEL_GMA_BCLV_OFFSET
507 default 0xc8258
508
509config INTEL_GMA_BCLV_WIDTH
510 default 32
511
512config INTEL_GMA_BCLM_OFFSET
513 default 0xc8254
514
515config INTEL_GMA_BCLM_WIDTH
516 default 32
517
Kapil Porwal23ef60d2023-01-16 16:07:48 +0000518config FSP_PUBLISH_MBP_HOB
519 bool
520 default n if CHROMEOS && (SOC_INTEL_RAPTORLAKE || SOC_INTEL_ALDERLAKE_PCH_N)
521 default y
522 help
523 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
524 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
525
526 Note: It cannot be disabled for ADL-P based platforms because ADL-P FSP relies on
527 MBP HOB for ChipsetInit version for ChipsetInit sync. As ChipsetInit sync doesn't
528 occur if no MBP HOB, so it results S0ix issue. This limitation is addressed in the
529 later platforms so creation of MBP HOB can be skipped for ADL-N and RPL based
530 platforms.
531
Michał Żygowski95be0122022-10-29 21:32:54 +0200532config INCLUDE_HSPHY_IN_FMAP
533 bool "Include PCIe 5.0 HSPHY firmware in flash"
534 default n
535 help
536 Set this option to cache the PCIe 5.0 HSPHY firmware after it is
537 fetched from ME during boot. By default coreboot will fetch the
538 HSPHY FW from ME, but if for some reason ME is not enabled or
539 visible, the cached blob will be attempted to initialize the PCIe
540 5.0 root port. Select it if ME is soft disabled or disabled with HAP
541 bit. If possible, the HSPHY FW will be saved to flashmap region if
542 the firmware file is not provided directly in the HSPHY_FW_FILE
543 Kconfig.
544
545config HSPHY_FW_FILE
546 string "HSPHY firmware file path"
547 depends on INCLUDE_HSPHY_IN_FMAP
548 help
549 Path pointing to the PCIe 5.0 HSPHY file. The file can be extracted
550 from full firmware image or ME region using UEFITool. If left empty,
551 HSPHY loading procedure will try to save the firmware to the flashmap
552 region if fetched successfully from ME.
553
554config HSPHY_FW_MAX_SIZE
555 hex
556 default 0x8000
557
Subrata Banik4f7d05d2023-09-26 20:22:42 +0530558config HAVE_BMP_LOGO_COMPRESS_LZMA
559 default n
560
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530561endif