blob: a8b086913a6cbb237addab17181294dfb1d52b78 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
61
62config COMPILER_GCC
63 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020064 help
65 Use the GNU Compiler Collection (GCC) to build coreboot.
66
67 For details see http://gcc.gnu.org.
68
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069config COMPILER_LLVM_CLANG
70 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020071 help
72 Use LLVM/clang to build coreboot.
73
74 For details see http://clang.llvm.org.
75
Patrick Georgi23d89cc2010-03-16 01:17:19 +000076endchoice
77
Patrick Georgi9b0de712013-12-29 18:45:23 +010078config ANY_TOOLCHAIN
79 bool "Allow building with any toolchain"
80 default n
81 depends on COMPILER_GCC
82 help
83 Many toolchains break when building coreboot since it uses quite
84 unusual linker features. Unless developers explicitely request it,
85 we'll have to assume that they use their distro compiler by mistake.
86 Make sure that using patched compilers is a conscious decision.
87
Patrick Georgi516a2a72010-03-25 21:45:25 +000088config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020089 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000090 default n
91 help
92 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020093
94 Requires the ccache utility in your system $PATH.
95
96 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000097
Sol Boucher69b88bf2015-02-26 11:47:19 -080098config FMD_GENPARSER
99 bool "Generate flashmap descriptor parser using flex and bison"
100 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800101 help
102 Enable this option if you are working on the flashmap descriptor
103 parser and made changes to fmd_scanner.l or fmd_parser.y.
104
105 Otherwise, say N to use the provided pregenerated scanner/parser.
106
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000107config SCONFIG_GENPARSER
108 bool "Generate SCONFIG parser using flex and bison"
109 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000110 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200111 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800112 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200113
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115
Joe Korty6d772522010-05-19 18:41:15 +0000116config USE_OPTION_TABLE
117 bool "Use CMOS for configuration values"
118 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000119 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000120 help
121 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200122 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000123
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600124config STATIC_OPTION_TABLE
125 bool "Load default configuration values into CMOS on each boot"
126 default n
127 depends on USE_OPTION_TABLE
128 help
129 Enable this option to reset "CMOS" NVRAM values to default on
130 every boot. Use this if you want the NVRAM configuration to
131 never be modified from its default values.
132
Julius Wernercdf92ea2014-12-09 12:18:00 -0800133config UNCOMPRESSED_RAMSTAGE
134 bool
135 default n
136
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000137config COMPRESS_RAMSTAGE
138 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800139 default y if !UNCOMPRESSED_RAMSTAGE
140 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000141 help
142 Compress ramstage to save memory in the flash image. Note
143 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000145
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200146config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200147 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200148 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200149 help
150 Include the .config file that was used to compile coreboot
151 in the (CBFS) ROM image. This is useful if you want to know which
152 options were used to build a specific coreboot.rom image.
153
Daniele Forsi53847a22014-07-22 18:00:56 +0200154 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200155
156 You can use the following command to easily list the options:
157
158 grep -a CONFIG_ coreboot.rom
159
160 Alternatively, you can also use cbfstool to print the image
161 contents (including the raw 'config' item we're looking for).
162
163 Example:
164
165 $ cbfstool coreboot.rom print
166 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
167 offset 0x0
168 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600169
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170 Name Offset Type Size
171 cmos_layout.bin 0x0 cmos layout 1159
172 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200173 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200174 fallback/payload 0x80dc0 payload 51526
175 config 0x8d740 raw 3324
176 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200177
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300178config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200179 def_bool !LATE_CBMEM_INIT
180
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181config COLLECT_TIMESTAMPS
182 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300183 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700184 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Make coreboot create a table of timer-ID/timer-value pairs to
186 allow measuring time spent at different phases of the boot process.
187
Aaron Durbin1936f6c2015-07-03 17:04:21 -0500188config HAS_PRECBMEM_TIMESTAMP_REGION
189 bool "Timestamp region exists for pre-cbmem timestamps"
190 default y if ARCH_ROMSTAGE_X86_32 && CACHE_AS_RAM
Aaron Durbin1936f6c2015-07-03 17:04:21 -0500191 help
192 A separate region is maintained to allow storing of timestamps before
193 cbmem comes up. This is useful for storing timestamps across different
194 stage boundaries.
195
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200196config USE_BLOBS
197 bool "Allow use of binary-only repository"
198 default n
199 help
200 This draws in the blobs repository, which contains binary files that
201 might be required for some chipsets or boards.
202 This flag ensures that a "Free" option remains available for users.
203
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800204config COVERAGE
205 bool "Code coverage support"
206 depends on COMPILER_GCC
207 default n
208 help
209 Add code coverage support for coreboot. This will store code
210 coverage information in CBMEM for extraction from user space.
211 If unsure, say N.
212
Stefan Reinauer58470e32014-10-17 13:08:36 +0200213config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200214 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200215 default n
216 help
217 If RELOCATABLE_MODULES is selected then support is enabled for
218 building relocatable modules in the RAM stage. Those modules can be
219 loaded anywhere and all the relocations are handled automatically.
220
221config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200222 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200223 bool "Build the ramstage to be relocatable in 32-bit address space."
224 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200225 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200226 help
227 The reloctable ramstage support allows for the ramstage to be built
228 as a relocatable module. The stage loader can identify a place
229 out of the OS way so that copying memory is unnecessary during an S3
230 wake. When selecting this option the romstage is responsible for
231 determing a stack location to use for loading the ramstage.
232
233config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
234 depends on RELOCATABLE_RAMSTAGE
235 bool "Cache the relocated ramstage outside of cbmem."
236 default n
237 help
238 The relocated ramstage is saved in an area specified by the
239 by the board and/or chipset.
240
Aaron Durbin0424c952015-03-28 23:56:22 -0500241config FLASHMAP_OFFSET
242 hex "Flash Map Offset"
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700243 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE_MRC
244 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE_MRC
Aaron Durbin0424c952015-03-28 23:56:22 -0500245 default CBFS_SIZE if !ARCH_X86
246 default 0
247 help
248 Offset of flash map in firmware image
249
Julius Werner86fc11d2015-10-09 13:37:58 -0700250# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200251choice
252 prompt "Bootblock behaviour"
253 default BOOTBLOCK_SIMPLE
254
255config BOOTBLOCK_SIMPLE
256 bool "Always load fallback"
257
258config BOOTBLOCK_NORMAL
259 bool "Switch to normal if CMOS says so"
260
261endchoice
262
Julius Werner86fc11d2015-10-09 13:37:58 -0700263# To be selected by arch, SoC or mainboard if it does not want use the normal
264# src/lib/bootblock.c#main() C entry point.
265config BOOTBLOCK_CUSTOM
266 bool
267 default n
268
Stefan Reinauer58470e32014-10-17 13:08:36 +0200269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600277 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600281 Note that it is the responsibility of the payload to reset the
282 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500283
Stefan Reinauer58470e32014-10-17 13:08:36 +0200284config UPDATE_IMAGE
285 bool "Update existing coreboot.rom image"
286 default n
287 help
288 If this option is enabled, no new coreboot.rom file
289 is created. Instead it is expected that there already
290 is a suitable file for further processing.
291 The bootblock will not be modified.
292
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700293config GENERIC_GPIO_LIB
294 bool
295 default n
296 help
297 If enabled, compile the generic GPIO library. A "generic" GPIO
298 implies configurability usually found on SoCs, particularly the
299 ability to control internal pull resistors.
300
301config BOARD_ID_AUTO
302 bool
303 default n
304 help
305 Mainboards that can read a board ID from the hardware straps
306 (ie. GPIO) select this configuration option.
307
308config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200309 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700310 default n
311 depends on !BOARD_ID_AUTO
312 help
313 If you want to maintain a board ID, but the hardware does not
314 have straps to automatically determine the ID, you can say Y
315 here and add a file named 'board_id' to CBFS. If you don't know
316 what this is about, say N.
317
318config BOARD_ID_STRING
319 string "Board ID"
320 default "(none)"
321 depends on BOARD_ID_MANUAL
322 help
323 This string is placed in the 'board_id' CBFS file for indicating
324 board type.
325
David Hendricks627b3bd2014-11-03 17:42:09 -0800326config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200327 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800328 default n
329 help
330 If enabled, coreboot discovers RAM configuration (value obtained by
331 reading board straps) and stores it in coreboot table.
332
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400333config BOOTSPLASH_IMAGE
334 bool "Add a bootsplash image"
335 help
336 Select this option if you have a bootsplash image that you would
337 like to add to your ROM.
338
339 This will only add the image to the ROM. To actually run it check
340 options under 'Display' section.
341
342config BOOTSPLASH_FILE
343 string "Bootsplash path and filename"
344 depends on BOOTSPLASH_IMAGE
345 default "bootsplash.jpg"
346 help
347 The path and filename of the file to use as graphical bootsplash
348 screen. The file format has to be jpg.
349
Uwe Hermannc04be932009-10-05 13:55:28 +0000350endmenu
351
Alexander Couzens77103792015-04-16 02:03:26 +0200352source "src/acpi/Kconfig"
353
Martin Roth026e4dc2015-06-19 23:17:15 -0600354menu "Mainboard"
355
Stefan Reinauera48ca842015-04-04 01:58:28 +0200356source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000357
Martin Roth026e4dc2015-06-19 23:17:15 -0600358config CBFS_SIZE
359 hex "Size of CBFS filesystem in ROM"
Martin Roth59aa2b12015-06-20 16:17:12 -0600360 default 0x100000 if HAVE_INTEL_FIRMWARE || \
Damien Zammit43a1f782015-08-19 15:16:59 +1000361 NORTHBRIDGE_INTEL_X4X || \
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700362 NORTHBRIDGE_INTEL_GM45 || NORTHBRIDGE_INTEL_SANDYBRIDGE_MRC || \
363 NORTHBRIDGE_INTEL_IVYBRIDGE_MRC || NORTHBRIDGE_INTEL_IVYBRIDGE || \
364 NORTHBRIDGE_INTEL_SANDYBRIDGE || \
Martin Rothc407cb92015-06-23 19:59:30 -0600365 NORTHBRIDGE_INTEL_NEHALEM || SOC_INTEL_BRASWELL || \
Martin Roth026e4dc2015-06-19 23:17:15 -0600366 SOC_INTEL_BROADWELL
Aaron Durbin2ca127402015-07-30 13:34:29 -0500367 default 0x200000 if SOC_INTEL_SKYLAKE
Martin Roth026e4dc2015-06-19 23:17:15 -0600368 default ROM_SIZE
369 help
370 This is the part of the ROM actually managed by CBFS, located at the
371 end of the ROM (passed through cbfstool -o) on x86 and at at the start
372 of the ROM (passed through cbfstool -s) everywhere else. It defaults
373 to span the whole ROM on all but Intel systems that use an Intel Firmware
374 Descriptor. It can be overridden to make coreboot live alongside other
375 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
376 binaries.
377
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200378config FMDFILE
379 string "fmap description file in fmd format"
380 default ""
381 help
382 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
383 but in some cases more complex setups are required.
384 When an fmd is specified, it overrides the default format.
385
Martin Rothda1ca202015-12-26 16:51:16 -0700386endmenu
387
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200388config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600389 default n
390 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200391
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000392menu "Chipset"
393
Duncan Lauried2119762015-06-08 18:11:56 -0700394comment "SoC"
395source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000396comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200397source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000398comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200399source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000400comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200401source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000402comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200403source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000404comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200405source "src/ec/acpi/Kconfig"
406source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600407source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000408
Martin Roth59aa2b12015-06-20 16:17:12 -0600409source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600410source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600411
Martin Rothe1523ec2015-06-19 22:30:43 -0600412source "src/arch/*/Kconfig"
413
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000414endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000415
Stefan Reinauera48ca842015-04-04 01:58:28 +0200416source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800417
Rudolf Marekd9c25492010-05-16 15:31:53 +0000418menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200419source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000420endmenu
421
Patrick Georgi0770f252015-04-22 13:28:21 +0200422config RTC
423 bool
424 default n
425
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700426config TPM
427 bool
428 default n
429 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700430 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700431 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700432 help
433 Enable this option to enable TPM support in coreboot.
434
435 If unsure, say N.
436
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300437config RAMTOP
438 hex
439 default 0x200000
440 depends on ARCH_X86
441
Patrick Georgi0588d192009-08-12 15:00:51 +0000442config HEAP_SIZE
443 hex
Myles Watson04000f42009-10-16 19:12:49 +0000444 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000445
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700446config STACK_SIZE
447 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700448 default 0x1000 if ARCH_X86
449 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700450
Patrick Georgi0588d192009-08-12 15:00:51 +0000451config MAX_CPUS
452 int
453 default 1
454
455config MMCONF_SUPPORT_DEFAULT
456 bool
457 default n
458
459config MMCONF_SUPPORT
460 bool
461 default n
462
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200463config BOOTMODE_STRAPS
464 bool
465 default n
466
Stefan Reinauera48ca842015-04-04 01:58:28 +0200467source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000468
469config HAVE_ACPI_RESUME
470 bool
471 default n
472
Patrick Georgi0588d192009-08-12 15:00:51 +0000473config HAVE_HARD_RESET
474 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000475 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000476 help
477 This variable specifies whether a given board has a hard_reset
478 function, no matter if it's provided by board code or chipset code.
479
Timothy Pearson44d53422015-05-18 16:04:10 -0500480config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
481 bool
482 default n
483
Timothy Pearson7b22d842015-08-28 19:52:05 -0500484config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
485 bool
486 default n
487 help
488 This should be enabled on certain plaforms, such as the AMD
489 SR565x, that cannot handle concurrent CBFS accesses from
490 multiple APs during early startup.
491
Aaron Durbina4217912013-04-29 22:31:51 -0500492config HAVE_MONOTONIC_TIMER
493 def_bool n
494 help
495 The board/chipset provides a monotonic timer.
496
Aaron Durbine5e36302014-09-25 10:05:15 -0500497config GENERIC_UDELAY
498 def_bool n
499 depends on HAVE_MONOTONIC_TIMER
500 help
501 The board/chipset uses a generic udelay function utilizing the
502 monotonic timer.
503
Aaron Durbin340ca912013-04-30 09:58:12 -0500504config TIMER_QUEUE
505 def_bool n
506 depends on HAVE_MONOTONIC_TIMER
507 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300508 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500509
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500510config COOP_MULTITASKING
511 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500512 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500513 help
514 Cooperative multitasking allows callbacks to be multiplexed on the
515 main thread of ramstage. With this enabled it allows for multiple
516 execution paths to take place when they have udelay() calls within
517 their code.
518
519config NUM_THREADS
520 int
521 default 4
522 depends on COOP_MULTITASKING
523 help
524 How many execution threads to cooperatively multitask with.
525
Patrick Georgi0588d192009-08-12 15:00:51 +0000526config HAVE_OPTION_TABLE
527 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000528 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000529 help
530 This variable specifies whether a given board has a cmos.layout
531 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000532 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000533
Patrick Georgi0588d192009-08-12 15:00:51 +0000534config PIRQ_ROUTE
535 bool
536 default n
537
538config HAVE_SMI_HANDLER
539 bool
540 default n
541
542config PCI_IO_CFG_EXT
543 bool
544 default n
545
546config IOAPIC
547 bool
548 default n
549
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200550config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700551 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200552 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700553
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000554# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000555config VIDEO_MB
556 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000557 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000558
Myles Watson45bb25f2009-09-22 18:49:08 +0000559config USE_WATCHDOG_ON_BOOT
560 bool
561 default n
562
563config VGA
564 bool
565 default n
566 help
567 Build board-specific VGA code.
568
569config GFXUMA
570 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000571 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000572 help
573 Enable Unified Memory Architecture for graphics.
574
Myles Watsonb8e20272009-10-15 13:35:47 +0000575config HAVE_ACPI_TABLES
576 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000577 help
578 This variable specifies whether a given board has ACPI table support.
579 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000580
581config HAVE_MP_TABLE
582 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000583 help
584 This variable specifies whether a given board has MP table support.
585 It is usually set in mainboard/*/Kconfig.
586 Whether or not the MP table is actually generated by coreboot
587 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000588
589config HAVE_PIRQ_TABLE
590 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000591 help
592 This variable specifies whether a given board has PIRQ table support.
593 It is usually set in mainboard/*/Kconfig.
594 Whether or not the PIRQ table is actually generated by coreboot
595 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000596
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500597config MAX_PIRQ_LINKS
598 int
599 default 4
600 help
601 This variable specifies the number of PIRQ interrupt links which are
602 routable. On most chipsets, this is 4, INTA through INTD. Some
603 chipsets offer more than four links, commonly up to INTH. They may
604 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
605 table specifies links greater than 4, pirq_route_irqs will not
606 function properly, unless this variable is correctly set.
607
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200608config COMMON_FADT
609 bool
610 default n
611
Myles Watsond73c1b52009-10-26 15:14:07 +0000612#These Options are here to avoid "undefined" warnings.
613#The actual selection and help texts are in the following menu.
614
Uwe Hermann168b11b2009-10-07 16:15:40 +0000615menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000616
Myles Watsonb8e20272009-10-15 13:35:47 +0000617config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800618 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
619 bool
620 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000621 help
622 Generate an MP table (conforming to the Intel MultiProcessor
623 specification 1.4) for this board.
624
625 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000626
Myles Watsonb8e20272009-10-15 13:35:47 +0000627config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800628 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
629 bool
630 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000631 help
632 Generate a PIRQ table for this board.
633
634 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000635
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200636config GENERATE_SMBIOS_TABLES
637 depends on ARCH_X86
638 bool "Generate SMBIOS tables"
639 default y
640 help
641 Generate SMBIOS tables for this board.
642
643 If unsure, say Y.
644
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200645config SMBIOS_PROVIDED_BY_MOBO
646 bool
647 default n
648
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200649config MAINBOARD_SERIAL_NUMBER
650 string "SMBIOS Serial Number"
651 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200652 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200653 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600654 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200655 The Serial Number to store in SMBIOS structures.
656
657config MAINBOARD_VERSION
658 string "SMBIOS Version Number"
659 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200660 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200661 default "1.0"
662 help
663 The Version Number to store in SMBIOS structures.
664
665config MAINBOARD_SMBIOS_MANUFACTURER
666 string "SMBIOS Manufacturer"
667 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200668 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200669 default MAINBOARD_VENDOR
670 help
671 Override the default Manufacturer stored in SMBIOS structures.
672
673config MAINBOARD_SMBIOS_PRODUCT_NAME
674 string "SMBIOS Product name"
675 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200676 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200677 default MAINBOARD_PART_NUMBER
678 help
679 Override the default Product name stored in SMBIOS structures.
680
Myles Watson45bb25f2009-09-22 18:49:08 +0000681endmenu
682
Patrick Georgi0588d192009-08-12 15:00:51 +0000683menu "Payload"
684
Patrick Georgi0588d192009-08-12 15:00:51 +0000685choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000686 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000687 default PAYLOAD_NONE if !ARCH_X86
688 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000689
Uwe Hermann168b11b2009-10-07 16:15:40 +0000690config PAYLOAD_NONE
691 bool "None"
692 help
693 Select this option if you want to create an "empty" coreboot
694 ROM image for a certain mainboard, i.e. a coreboot ROM image
695 which does not yet contain a payload.
696
697 For such an image to be useful, you have to use 'cbfstool'
698 to add a payload to the ROM image later.
699
Patrick Georgi0588d192009-08-12 15:00:51 +0000700config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000701 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000702 help
703 Select this option if you have a payload image (an ELF file)
704 which coreboot should run as soon as the basic hardware
705 initialization is completed.
706
707 You will be able to specify the location and file name of the
708 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000709
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700710source "payloads/external/*/Kconfig.name"
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800711
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000712endchoice
713
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700714source "payloads/external/*/Kconfig"
Stefan Reinauere50952f2011-04-15 03:34:05 +0000715
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000716config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000717 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000718 depends on PAYLOAD_ELF
719 default "payload.elf"
720 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000721 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000722
Uwe Hermann168b11b2009-10-07 16:15:40 +0000723# TODO: Defined if no payload? Breaks build?
724config COMPRESSED_PAYLOAD_LZMA
725 bool "Use LZMA compression for payloads"
726 default y
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700727 depends on !PAYLOAD_NONE && !PAYLOAD_LINUX
Uwe Hermann168b11b2009-10-07 16:15:40 +0000728 help
729 In order to reduce the size payloads take up in the ROM chip
730 coreboot can compress them using the LZMA algorithm.
731
Peter Stugea758ca22009-09-17 16:21:31 +0000732endmenu
733
Uwe Hermann168b11b2009-10-07 16:15:40 +0000734menu "Debugging"
735
736# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000737config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000738 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200739 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100740 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000741 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000742 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000743 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000744
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200745config GDB_WAIT
746 bool "Wait for a GDB connection"
747 default n
748 depends on GDB_STUB
749 help
750 If enabled, coreboot will wait for a GDB connection.
751
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800752config FATAL_ASSERTS
753 bool "Halt when hitting a BUG() or assertion error"
754 default n
755 help
756 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
757
Stefan Reinauerfe422182012-05-02 16:33:18 -0700758config DEBUG_CBFS
759 bool "Output verbose CBFS debug messages"
760 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700761 help
762 This option enables additional CBFS related debug messages.
763
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000764config HAVE_DEBUG_RAM_SETUP
765 def_bool n
766
Uwe Hermann01ce6012010-03-05 10:03:50 +0000767config DEBUG_RAM_SETUP
768 bool "Output verbose RAM init debug messages"
769 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000770 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000771 help
772 This option enables additional RAM init related debug messages.
773 It is recommended to enable this when debugging issues on your
774 board which might be RAM init related.
775
776 Note: This option will increase the size of the coreboot image.
777
778 If unsure, say N.
779
Patrick Georgie82618d2010-10-01 14:50:12 +0000780config HAVE_DEBUG_CAR
781 def_bool n
782
Peter Stuge5015f792010-11-10 02:00:32 +0000783config DEBUG_CAR
784 def_bool n
785 depends on HAVE_DEBUG_CAR
786
787if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000788# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
789# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000790config DEBUG_CAR
791 bool "Output verbose Cache-as-RAM debug messages"
792 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000793 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000794 help
795 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000796endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000797
Myles Watson80e914ff2010-06-01 19:25:31 +0000798config DEBUG_PIRQ
799 bool "Check PIRQ table consistency"
800 default n
801 depends on GENERATE_PIRQ_TABLE
802 help
803 If unsure, say N.
804
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000805config HAVE_DEBUG_SMBUS
806 def_bool n
807
Uwe Hermann01ce6012010-03-05 10:03:50 +0000808config DEBUG_SMBUS
809 bool "Output verbose SMBus debug messages"
810 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000811 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000812 help
813 This option enables additional SMBus (and SPD) debug messages.
814
815 Note: This option will increase the size of the coreboot image.
816
817 If unsure, say N.
818
819config DEBUG_SMI
820 bool "Output verbose SMI debug messages"
821 default n
822 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600823 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000824 help
825 This option enables additional SMI related debug messages.
826
827 Note: This option will increase the size of the coreboot image.
828
829 If unsure, say N.
830
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000831config DEBUG_SMM_RELOCATION
832 bool "Debug SMM relocation code"
833 default n
834 depends on HAVE_SMI_HANDLER
835 help
836 This option enables additional SMM handler relocation related
837 debug messages.
838
839 Note: This option will increase the size of the coreboot image.
840
841 If unsure, say N.
842
Uwe Hermanna953f372010-11-10 00:14:32 +0000843# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
844# printk(BIOS_DEBUG, ...) calls.
845config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800846 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
847 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000848 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000849 help
850 This option enables additional malloc related debug messages.
851
852 Note: This option will increase the size of the coreboot image.
853
854 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300855
856# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
857# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300858config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800859 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
860 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300861 default n
862 help
863 This option enables additional ACPI related debug messages.
864
865 Note: This option will slightly increase the size of the coreboot image.
866
867 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300868
Uwe Hermanna953f372010-11-10 00:14:32 +0000869# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
870# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000871config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800872 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
873 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000874 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000875 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000876 help
877 This option enables additional x86emu related debug messages.
878
879 Note: This option will increase the time to emulate a ROM.
880
881 If unsure, say N.
882
Uwe Hermann01ce6012010-03-05 10:03:50 +0000883config X86EMU_DEBUG
884 bool "Output verbose x86emu debug messages"
885 default n
886 depends on PCI_OPTION_ROM_RUN_YABEL
887 help
888 This option enables additional x86emu related debug messages.
889
890 Note: This option will increase the size of the coreboot image.
891
892 If unsure, say N.
893
894config X86EMU_DEBUG_JMP
895 bool "Trace JMP/RETF"
896 default n
897 depends on X86EMU_DEBUG
898 help
899 Print information about JMP and RETF opcodes from x86emu.
900
901 Note: This option will increase the size of the coreboot image.
902
903 If unsure, say N.
904
905config X86EMU_DEBUG_TRACE
906 bool "Trace all opcodes"
907 default n
908 depends on X86EMU_DEBUG
909 help
910 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000911
Uwe Hermann01ce6012010-03-05 10:03:50 +0000912 WARNING: This will produce a LOT of output and take a long time.
913
914 Note: This option will increase the size of the coreboot image.
915
916 If unsure, say N.
917
918config X86EMU_DEBUG_PNP
919 bool "Log Plug&Play accesses"
920 default n
921 depends on X86EMU_DEBUG
922 help
923 Print Plug And Play accesses made by option ROMs.
924
925 Note: This option will increase the size of the coreboot image.
926
927 If unsure, say N.
928
929config X86EMU_DEBUG_DISK
930 bool "Log Disk I/O"
931 default n
932 depends on X86EMU_DEBUG
933 help
934 Print Disk I/O related messages.
935
936 Note: This option will increase the size of the coreboot image.
937
938 If unsure, say N.
939
940config X86EMU_DEBUG_PMM
941 bool "Log PMM"
942 default n
943 depends on X86EMU_DEBUG
944 help
945 Print messages related to POST Memory Manager (PMM).
946
947 Note: This option will increase the size of the coreboot image.
948
949 If unsure, say N.
950
951
952config X86EMU_DEBUG_VBE
953 bool "Debug VESA BIOS Extensions"
954 default n
955 depends on X86EMU_DEBUG
956 help
957 Print messages related to VESA BIOS Extension (VBE) functions.
958
959 Note: This option will increase the size of the coreboot image.
960
961 If unsure, say N.
962
963config X86EMU_DEBUG_INT10
964 bool "Redirect INT10 output to console"
965 default n
966 depends on X86EMU_DEBUG
967 help
968 Let INT10 (i.e. character output) calls print messages to debug output.
969
970 Note: This option will increase the size of the coreboot image.
971
972 If unsure, say N.
973
974config X86EMU_DEBUG_INTERRUPTS
975 bool "Log intXX calls"
976 default n
977 depends on X86EMU_DEBUG
978 help
979 Print messages related to interrupt handling.
980
981 Note: This option will increase the size of the coreboot image.
982
983 If unsure, say N.
984
985config X86EMU_DEBUG_CHECK_VMEM_ACCESS
986 bool "Log special memory accesses"
987 default n
988 depends on X86EMU_DEBUG
989 help
990 Print messages related to accesses to certain areas of the virtual
991 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
992
993 Note: This option will increase the size of the coreboot image.
994
995 If unsure, say N.
996
997config X86EMU_DEBUG_MEM
998 bool "Log all memory accesses"
999 default n
1000 depends on X86EMU_DEBUG
1001 help
1002 Print memory accesses made by option ROM.
1003 Note: This also includes accesses to fetch instructions.
1004
1005 Note: This option will increase the size of the coreboot image.
1006
1007 If unsure, say N.
1008
1009config X86EMU_DEBUG_IO
1010 bool "Log IO accesses"
1011 default n
1012 depends on X86EMU_DEBUG
1013 help
1014 Print I/O accesses made by option ROM.
1015
1016 Note: This option will increase the size of the coreboot image.
1017
1018 If unsure, say N.
1019
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001020config X86EMU_DEBUG_TIMINGS
1021 bool "Output timing information"
1022 default n
1023 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1024 help
1025 Print timing information needed by i915tool.
1026
1027 If unsure, say N.
1028
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001029config DEBUG_TPM
1030 bool "Output verbose TPM debug messages"
1031 default n
1032 depends on TPM
1033 help
1034 This option enables additional TPM related debug messages.
1035
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001036config DEBUG_SPI_FLASH
1037 bool "Output verbose SPI flash debug messages"
1038 default n
1039 depends on SPI_FLASH
1040 help
1041 This option enables additional SPI flash related debug messages.
1042
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001043config DEBUG_USBDEBUG
1044 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1045 default n
1046 depends on USBDEBUG
1047 help
1048 This option enables additional USB 2.0 debug dongle related messages.
1049
1050 Select this to debug the connection of usbdebug dongle. Note that
1051 you need some other working console to receive the messages.
1052
Stefan Reinauer8e073822012-04-04 00:07:22 +02001053if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1054# Only visible with the right southbridge and loglevel.
1055config DEBUG_INTEL_ME
1056 bool "Verbose logging for Intel Management Engine"
1057 default n
1058 help
1059 Enable verbose logging for Intel Management Engine driver that
1060 is present on Intel 6-series chipsets.
1061endif
1062
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001063config TRACE
1064 bool "Trace function calls"
1065 default n
1066 help
1067 If enabled, every function will print information to console once
1068 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1069 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001070 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001071 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001072
1073config DEBUG_COVERAGE
1074 bool "Debug code coverage"
1075 default n
1076 depends on COVERAGE
1077 help
1078 If enabled, the code coverage hooks in coreboot will output some
1079 information about the coverage data that is dumped.
1080
Uwe Hermann168b11b2009-10-07 16:15:40 +00001081endmenu
1082
Myles Watsond73c1b52009-10-26 15:14:07 +00001083# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001084config ENABLE_APIC_EXT_ID
1085 bool
1086 default n
Myles Watson2e672732009-11-12 16:38:03 +00001087
1088config WARNINGS_ARE_ERRORS
1089 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001090 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001091
Martin Roth77c67b32015-06-25 09:36:27 -06001092# TODO: Remove this when all platforms are fixed.
1093config IASL_WARNINGS_ARE_ERRORS
1094 def_bool y
1095 help
1096 Select to Fail the build if a IASL generates a warning.
1097 This will be defaulted to disabled for the platforms that
1098 currently fail. This allows the REST of the platforms to
1099 have this check enabled while we're working to get those
1100 boards fixed.
1101
1102 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1103 THE ASL.
1104
Peter Stuge51eafde2010-10-13 06:23:02 +00001105# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1106# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1107# mutually exclusive. One of these options must be selected in the
1108# mainboard Kconfig if the chipset supports enabling and disabling of
1109# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1110# in mainboard/Kconfig to know if the button should be enabled or not.
1111
1112config POWER_BUTTON_DEFAULT_ENABLE
1113 def_bool n
1114 help
1115 Select when the board has a power button which can optionally be
1116 disabled by the user.
1117
1118config POWER_BUTTON_DEFAULT_DISABLE
1119 def_bool n
1120 help
1121 Select when the board has a power button which can optionally be
1122 enabled by the user, e.g. when the board ships with a jumper over
1123 the power switch contacts.
1124
1125config POWER_BUTTON_FORCE_ENABLE
1126 def_bool n
1127 help
1128 Select when the board requires that the power button is always
1129 enabled.
1130
1131config POWER_BUTTON_FORCE_DISABLE
1132 def_bool n
1133 help
1134 Select when the board requires that the power button is always
1135 disabled, e.g. when it has been hardwired to ground.
1136
1137config POWER_BUTTON_IS_OPTIONAL
1138 bool
1139 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1140 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1141 help
1142 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001143
1144config REG_SCRIPT
1145 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001146 default n
1147 help
1148 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001149
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001150config MAX_REBOOT_CNT
1151 int
1152 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001153 help
1154 Internal option that sets the maximum number of bootblock executions allowed
1155 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001156 and switching to the fallback image.