blob: f685cc39694825b79e87d06887288a96d12ca067 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018## Foundation, Inc.
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200221 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200229 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200232 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200233 help
234 The reloctable ramstage support allows for the ramstage to be built
235 as a relocatable module. The stage loader can identify a place
236 out of the OS way so that copying memory is unnecessary during an S3
237 wake. When selecting this option the romstage is responsible for
238 determing a stack location to use for loading the ramstage.
239
240config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
241 depends on RELOCATABLE_RAMSTAGE
242 bool "Cache the relocated ramstage outside of cbmem."
243 default n
244 help
245 The relocated ramstage is saved in an area specified by the
246 by the board and/or chipset.
247
Aaron Durbin0424c952015-03-28 23:56:22 -0500248config FLASHMAP_OFFSET
249 hex "Flash Map Offset"
250 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
251 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
252 default CBFS_SIZE if !ARCH_X86
253 default 0
254 help
255 Offset of flash map in firmware image
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257choice
258 prompt "Bootblock behaviour"
259 default BOOTBLOCK_SIMPLE
260
261config BOOTBLOCK_SIMPLE
262 bool "Always load fallback"
263
264config BOOTBLOCK_NORMAL
265 bool "Switch to normal if CMOS says so"
266
267endchoice
268
269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
277 depends on EXPERT
278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
281
Stefan Reinauer58470e32014-10-17 13:08:36 +0200282config UPDATE_IMAGE
283 bool "Update existing coreboot.rom image"
284 default n
285 help
286 If this option is enabled, no new coreboot.rom file
287 is created. Instead it is expected that there already
288 is a suitable file for further processing.
289 The bootblock will not be modified.
290
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700291config GENERIC_GPIO_LIB
292 bool
293 default n
294 help
295 If enabled, compile the generic GPIO library. A "generic" GPIO
296 implies configurability usually found on SoCs, particularly the
297 ability to control internal pull resistors.
298
299config BOARD_ID_AUTO
300 bool
301 default n
302 help
303 Mainboards that can read a board ID from the hardware straps
304 (ie. GPIO) select this configuration option.
305
306config BOARD_ID_MANUAL
307 bool "Add board ID file to CBFS"
308 default n
309 depends on !BOARD_ID_AUTO
310 help
311 If you want to maintain a board ID, but the hardware does not
312 have straps to automatically determine the ID, you can say Y
313 here and add a file named 'board_id' to CBFS. If you don't know
314 what this is about, say N.
315
316config BOARD_ID_STRING
317 string "Board ID"
318 default "(none)"
319 depends on BOARD_ID_MANUAL
320 help
321 This string is placed in the 'board_id' CBFS file for indicating
322 board type.
323
David Hendricks627b3bd2014-11-03 17:42:09 -0800324config RAM_CODE_SUPPORT
325 bool "Discover RAM configuration code and store it in coreboot table"
326 default n
327 help
328 If enabled, coreboot discovers RAM configuration (value obtained by
329 reading board straps) and stores it in coreboot table.
330
Uwe Hermannc04be932009-10-05 13:55:28 +0000331endmenu
332
Alexander Couzens77103792015-04-16 02:03:26 +0200333source "src/acpi/Kconfig"
334
Stefan Reinauera48ca842015-04-04 01:58:28 +0200335source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000336
Stefan Reinauera48ca842015-04-04 01:58:28 +0200337source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800338
Stefan Reinauera48ca842015-04-04 01:58:28 +0200339source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100340
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200341config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600342 default n
343 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200344
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000345menu "Chipset"
346
347comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200348source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000349comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200350source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000351comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200352source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000353comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200354source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000355comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200356source "src/ec/acpi/Kconfig"
357source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500358comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200359source "src/soc/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600360source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000361
362endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000363
Stefan Reinauera48ca842015-04-04 01:58:28 +0200364source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800365
Rudolf Marekd9c25492010-05-16 15:31:53 +0000366menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200367source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000368endmenu
369
Patrick Georgi0770f252015-04-22 13:28:21 +0200370config RTC
371 bool
372 default n
373
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700374config TPM
375 bool
376 default n
377 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700378 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700379 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700380 help
381 Enable this option to enable TPM support in coreboot.
382
383 If unsure, say N.
384
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300385config RAMTOP
386 hex
387 default 0x200000
388 depends on ARCH_X86
389
Patrick Georgi0588d192009-08-12 15:00:51 +0000390config HEAP_SIZE
391 hex
Myles Watson04000f42009-10-16 19:12:49 +0000392 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000393
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700394config STACK_SIZE
395 hex
Julius Werner89be1542014-12-18 19:24:48 -0800396 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700397 default 0x1000
398
Patrick Georgi0588d192009-08-12 15:00:51 +0000399config MAX_CPUS
400 int
401 default 1
402
403config MMCONF_SUPPORT_DEFAULT
404 bool
405 default n
406
407config MMCONF_SUPPORT
408 bool
409 default n
410
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200411config BOOTMODE_STRAPS
412 bool
413 default n
414
Stefan Reinauera48ca842015-04-04 01:58:28 +0200415source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000416
417config HAVE_ACPI_RESUME
418 bool
419 default n
420
Patrick Georgi0588d192009-08-12 15:00:51 +0000421config HAVE_HARD_RESET
422 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000423 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000424 help
425 This variable specifies whether a given board has a hard_reset
426 function, no matter if it's provided by board code or chipset code.
427
Aaron Durbina4217912013-04-29 22:31:51 -0500428config HAVE_MONOTONIC_TIMER
429 def_bool n
430 help
431 The board/chipset provides a monotonic timer.
432
Aaron Durbine5e36302014-09-25 10:05:15 -0500433config GENERIC_UDELAY
434 def_bool n
435 depends on HAVE_MONOTONIC_TIMER
436 help
437 The board/chipset uses a generic udelay function utilizing the
438 monotonic timer.
439
Aaron Durbin340ca912013-04-30 09:58:12 -0500440config TIMER_QUEUE
441 def_bool n
442 depends on HAVE_MONOTONIC_TIMER
443 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300444 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500445
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500446config COOP_MULTITASKING
447 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500448 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500449 help
450 Cooperative multitasking allows callbacks to be multiplexed on the
451 main thread of ramstage. With this enabled it allows for multiple
452 execution paths to take place when they have udelay() calls within
453 their code.
454
455config NUM_THREADS
456 int
457 default 4
458 depends on COOP_MULTITASKING
459 help
460 How many execution threads to cooperatively multitask with.
461
Patrick Georgi0588d192009-08-12 15:00:51 +0000462config HAVE_OPTION_TABLE
463 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000464 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000465 help
466 This variable specifies whether a given board has a cmos.layout
467 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000468 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000469
Patrick Georgi0588d192009-08-12 15:00:51 +0000470config PIRQ_ROUTE
471 bool
472 default n
473
474config HAVE_SMI_HANDLER
475 bool
476 default n
477
478config PCI_IO_CFG_EXT
479 bool
480 default n
481
482config IOAPIC
483 bool
484 default n
485
Stefan Reinauer5b635792012-08-16 14:05:42 -0700486config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800487 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700488 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800489 help
490 This is the part of the ROM actually managed by CBFS, located at the
491 end of the ROM (passed through cbfstool -o) on x86 and at at the start
492 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
493 span the whole ROM but can be overwritten to make coreboot live
494 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700495
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200496config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700497 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200498 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700499
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000500# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000501config VIDEO_MB
502 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000503 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000504
Myles Watson45bb25f2009-09-22 18:49:08 +0000505config USE_WATCHDOG_ON_BOOT
506 bool
507 default n
508
509config VGA
510 bool
511 default n
512 help
513 Build board-specific VGA code.
514
515config GFXUMA
516 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000517 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000518 help
519 Enable Unified Memory Architecture for graphics.
520
Myles Watsonb8e20272009-10-15 13:35:47 +0000521config HAVE_ACPI_TABLES
522 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000523 help
524 This variable specifies whether a given board has ACPI table support.
525 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000526
527config HAVE_MP_TABLE
528 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000529 help
530 This variable specifies whether a given board has MP table support.
531 It is usually set in mainboard/*/Kconfig.
532 Whether or not the MP table is actually generated by coreboot
533 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000534
535config HAVE_PIRQ_TABLE
536 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000537 help
538 This variable specifies whether a given board has PIRQ table support.
539 It is usually set in mainboard/*/Kconfig.
540 Whether or not the PIRQ table is actually generated by coreboot
541 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000542
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500543config MAX_PIRQ_LINKS
544 int
545 default 4
546 help
547 This variable specifies the number of PIRQ interrupt links which are
548 routable. On most chipsets, this is 4, INTA through INTD. Some
549 chipsets offer more than four links, commonly up to INTH. They may
550 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
551 table specifies links greater than 4, pirq_route_irqs will not
552 function properly, unless this variable is correctly set.
553
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200554config COMMON_FADT
555 bool
556 default n
557
Myles Watsond73c1b52009-10-26 15:14:07 +0000558#These Options are here to avoid "undefined" warnings.
559#The actual selection and help texts are in the following menu.
560
Uwe Hermann168b11b2009-10-07 16:15:40 +0000561menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000562
Myles Watsonb8e20272009-10-15 13:35:47 +0000563config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800564 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
565 bool
566 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000567 help
568 Generate an MP table (conforming to the Intel MultiProcessor
569 specification 1.4) for this board.
570
571 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000572
Myles Watsonb8e20272009-10-15 13:35:47 +0000573config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800574 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
575 bool
576 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000577 help
578 Generate a PIRQ table for this board.
579
580 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000581
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200582config GENERATE_SMBIOS_TABLES
583 depends on ARCH_X86
584 bool "Generate SMBIOS tables"
585 default y
586 help
587 Generate SMBIOS tables for this board.
588
589 If unsure, say Y.
590
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200591config MAINBOARD_SERIAL_NUMBER
592 string "SMBIOS Serial Number"
593 depends on GENERATE_SMBIOS_TABLES
594 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600595 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200596 The Serial Number to store in SMBIOS structures.
597
598config MAINBOARD_VERSION
599 string "SMBIOS Version Number"
600 depends on GENERATE_SMBIOS_TABLES
601 default "1.0"
602 help
603 The Version Number to store in SMBIOS structures.
604
605config MAINBOARD_SMBIOS_MANUFACTURER
606 string "SMBIOS Manufacturer"
607 depends on GENERATE_SMBIOS_TABLES
608 default MAINBOARD_VENDOR
609 help
610 Override the default Manufacturer stored in SMBIOS structures.
611
612config MAINBOARD_SMBIOS_PRODUCT_NAME
613 string "SMBIOS Product name"
614 depends on GENERATE_SMBIOS_TABLES
615 default MAINBOARD_PART_NUMBER
616 help
617 Override the default Product name stored in SMBIOS structures.
618
Myles Watson45bb25f2009-09-22 18:49:08 +0000619endmenu
620
Patrick Georgi0588d192009-08-12 15:00:51 +0000621menu "Payload"
622
Patrick Georgi0588d192009-08-12 15:00:51 +0000623choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000624 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000625 default PAYLOAD_NONE if !ARCH_X86
626 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000627
Uwe Hermann168b11b2009-10-07 16:15:40 +0000628config PAYLOAD_NONE
629 bool "None"
630 help
631 Select this option if you want to create an "empty" coreboot
632 ROM image for a certain mainboard, i.e. a coreboot ROM image
633 which does not yet contain a payload.
634
635 For such an image to be useful, you have to use 'cbfstool'
636 to add a payload to the ROM image later.
637
Patrick Georgi0588d192009-08-12 15:00:51 +0000638config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000639 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000640 help
641 Select this option if you have a payload image (an ELF file)
642 which coreboot should run as soon as the basic hardware
643 initialization is completed.
644
645 You will be able to specify the location and file name of the
646 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000647
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200648config PAYLOAD_LINUX
649 bool "A Linux payload"
650 help
651 Select this option if you have a Linux bzImage which coreboot
652 should run as soon as the basic hardware initialization
653 is completed.
654
655 You will be able to specify the location and file name of the
656 payload image later.
657
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000658config PAYLOAD_SEABIOS
659 bool "SeaBIOS"
660 depends on ARCH_X86
661 help
662 Select this option if you want to build a coreboot image
663 with a SeaBIOS payload. If you don't know what this is
664 about, just leave it enabled.
665
666 See http://coreboot.org/Payloads for more information.
667
Stefan Reinauere50952f2011-04-15 03:34:05 +0000668config PAYLOAD_FILO
669 bool "FILO"
670 help
671 Select this option if you want to build a coreboot image
672 with a FILO payload. If you don't know what this is
673 about, just leave it enabled.
674
675 See http://coreboot.org/Payloads for more information.
676
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100677config PAYLOAD_GRUB2
678 bool "GRUB2"
679 help
680 Select this option if you want to build a coreboot image
681 with a GRUB2 payload. If you don't know what this is
682 about, just leave it enabled.
683
684 See http://coreboot.org/Payloads for more information.
685
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800686config PAYLOAD_TIANOCORE
687 bool "Tiano Core"
688 help
689 Select this option if you want to build a coreboot image
690 with a Tiano Core payload. If you don't know what this is
691 about, just leave it enabled.
692
693 See http://coreboot.org/Payloads for more information.
694
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000695endchoice
696
697choice
698 prompt "SeaBIOS version"
699 default SEABIOS_STABLE
700 depends on PAYLOAD_SEABIOS
701
702config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000703 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000704 help
705 Stable SeaBIOS version
706config SEABIOS_MASTER
707 bool "master"
708 help
709 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200710
Patrick Georgi0588d192009-08-12 15:00:51 +0000711endchoice
712
Peter Stugef0408582013-07-09 19:43:09 +0200713config SEABIOS_PS2_TIMEOUT
714 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200715 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200716 depends on EXPERT
717 int
718 help
719 Some PS/2 keyboard controllers don't respond to commands immediately
720 after powering on. This specifies how long SeaBIOS will wait for the
721 keyboard controller to become ready before giving up.
722
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000723config SEABIOS_THREAD_OPTIONROMS
724 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
725 default n
726 bool
727 help
728 Allow hardware init to run in parallel with optionrom execution.
729
730 This can reduce boot time, but can cause some timing
731 variations during option ROM code execution. It is not
732 known if all option ROMs will behave properly with this option.
733
Martin Roth4d7d25f2014-07-25 14:39:05 -0600734config SEABIOS_MALLOC_UPPERMEMORY
735 bool
736 default y
737 depends on PAYLOAD_SEABIOS
738 help
739 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
740 "low memory" allocations. If this is not selected, the memory is
741 instead allocated from the "9-segment" (0x90000-0xa0000).
742 This is not typically needed, but may be required on some platforms
743 to allow USB and SATA buffers to be written correctly by the
744 hardware. In general, if this is desired, the option will be
745 set to 'N' by the chipset Kconfig.
746
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000747config SEABIOS_VGA_COREBOOT
748 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
749 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600750 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000751 bool
752 help
753 Coreboot can initialize the GPU of some mainboards.
754
755 After initializing the GPU, the information about it can be passed to the payload.
756 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
757
Stefan Reinauere50952f2011-04-15 03:34:05 +0000758choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100759 prompt "GRUB2 version"
760 default GRUB2_MASTER
761 depends on PAYLOAD_GRUB2
762
763config GRUB2_MASTER
764 bool "HEAD"
765 help
766 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200767
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100768endchoice
769
770choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000771 prompt "FILO version"
772 default FILO_STABLE
773 depends on PAYLOAD_FILO
774
775config FILO_STABLE
776 bool "0.6.0"
777 help
778 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200779
Stefan Reinauere50952f2011-04-15 03:34:05 +0000780config FILO_MASTER
781 bool "HEAD"
782 help
783 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200784
Stefan Reinauere50952f2011-04-15 03:34:05 +0000785endchoice
786
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000787config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000788 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000789 depends on PAYLOAD_ELF
790 default "payload.elf"
791 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000792 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000793
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000794config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200795 string "Linux path and filename"
796 depends on PAYLOAD_LINUX
797 default "bzImage"
798 help
799 The path and filename of the bzImage kernel to use as payload.
800
801config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000802 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200803 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000804
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000805config PAYLOAD_VGABIOS_FILE
806 string
807 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
808 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
809
Stefan Reinauere50952f2011-04-15 03:34:05 +0000810config PAYLOAD_FILE
811 depends on PAYLOAD_FILO
812 default "payloads/external/FILO/filo/build/filo.elf"
813
Stefan Reinauer275fb632013-02-05 13:58:29 -0800814config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100815 depends on PAYLOAD_GRUB2
816 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
817
818config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800819 string "Tianocore firmware volume"
820 depends on PAYLOAD_TIANOCORE
821 default "COREBOOT.fd"
822 help
823 The result of a corebootPkg build
824
Uwe Hermann168b11b2009-10-07 16:15:40 +0000825# TODO: Defined if no payload? Breaks build?
826config COMPRESSED_PAYLOAD_LZMA
827 bool "Use LZMA compression for payloads"
828 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100829 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000830 help
831 In order to reduce the size payloads take up in the ROM chip
832 coreboot can compress them using the LZMA algorithm.
833
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200834config LINUX_COMMAND_LINE
835 string "Linux command line"
836 depends on PAYLOAD_LINUX
837 default ""
838 help
839 A command line to add to the Linux kernel.
840
841config LINUX_INITRD
842 string "Linux initrd"
843 depends on PAYLOAD_LINUX
844 default ""
845 help
846 An initrd image to add to the Linux kernel.
847
Peter Stugea758ca22009-09-17 16:21:31 +0000848endmenu
849
Uwe Hermann168b11b2009-10-07 16:15:40 +0000850menu "Debugging"
851
852# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000853config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000854 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200855 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000856 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000857 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000858 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000859
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200860config GDB_WAIT
861 bool "Wait for a GDB connection"
862 default n
863 depends on GDB_STUB
864 help
865 If enabled, coreboot will wait for a GDB connection.
866
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800867config FATAL_ASSERTS
868 bool "Halt when hitting a BUG() or assertion error"
869 default n
870 help
871 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
872
Stefan Reinauerfe422182012-05-02 16:33:18 -0700873config DEBUG_CBFS
874 bool "Output verbose CBFS debug messages"
875 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700876 help
877 This option enables additional CBFS related debug messages.
878
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000879config HAVE_DEBUG_RAM_SETUP
880 def_bool n
881
Uwe Hermann01ce6012010-03-05 10:03:50 +0000882config DEBUG_RAM_SETUP
883 bool "Output verbose RAM init debug messages"
884 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000885 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000886 help
887 This option enables additional RAM init related debug messages.
888 It is recommended to enable this when debugging issues on your
889 board which might be RAM init related.
890
891 Note: This option will increase the size of the coreboot image.
892
893 If unsure, say N.
894
Patrick Georgie82618d2010-10-01 14:50:12 +0000895config HAVE_DEBUG_CAR
896 def_bool n
897
Peter Stuge5015f792010-11-10 02:00:32 +0000898config DEBUG_CAR
899 def_bool n
900 depends on HAVE_DEBUG_CAR
901
902if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000903# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
904# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000905config DEBUG_CAR
906 bool "Output verbose Cache-as-RAM debug messages"
907 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000908 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000909 help
910 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000911endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000912
Myles Watson80e914ff2010-06-01 19:25:31 +0000913config DEBUG_PIRQ
914 bool "Check PIRQ table consistency"
915 default n
916 depends on GENERATE_PIRQ_TABLE
917 help
918 If unsure, say N.
919
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000920config HAVE_DEBUG_SMBUS
921 def_bool n
922
Uwe Hermann01ce6012010-03-05 10:03:50 +0000923config DEBUG_SMBUS
924 bool "Output verbose SMBus debug messages"
925 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000926 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000927 help
928 This option enables additional SMBus (and SPD) debug messages.
929
930 Note: This option will increase the size of the coreboot image.
931
932 If unsure, say N.
933
934config DEBUG_SMI
935 bool "Output verbose SMI debug messages"
936 default n
937 depends on HAVE_SMI_HANDLER
938 help
939 This option enables additional SMI related debug messages.
940
941 Note: This option will increase the size of the coreboot image.
942
943 If unsure, say N.
944
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000945config DEBUG_SMM_RELOCATION
946 bool "Debug SMM relocation code"
947 default n
948 depends on HAVE_SMI_HANDLER
949 help
950 This option enables additional SMM handler relocation related
951 debug messages.
952
953 Note: This option will increase the size of the coreboot image.
954
955 If unsure, say N.
956
Uwe Hermanna953f372010-11-10 00:14:32 +0000957# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
958# printk(BIOS_DEBUG, ...) calls.
959config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800960 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
961 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000962 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000963 help
964 This option enables additional malloc related debug messages.
965
966 Note: This option will increase the size of the coreboot image.
967
968 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300969
970# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
971# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300972config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800973 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
974 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300975 default n
976 help
977 This option enables additional ACPI related debug messages.
978
979 Note: This option will slightly increase the size of the coreboot image.
980
981 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300982
Uwe Hermanna953f372010-11-10 00:14:32 +0000983# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
984# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000985config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800986 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
987 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000988 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000989 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000990 help
991 This option enables additional x86emu related debug messages.
992
993 Note: This option will increase the time to emulate a ROM.
994
995 If unsure, say N.
996
Uwe Hermann01ce6012010-03-05 10:03:50 +0000997config X86EMU_DEBUG
998 bool "Output verbose x86emu debug messages"
999 default n
1000 depends on PCI_OPTION_ROM_RUN_YABEL
1001 help
1002 This option enables additional x86emu related debug messages.
1003
1004 Note: This option will increase the size of the coreboot image.
1005
1006 If unsure, say N.
1007
1008config X86EMU_DEBUG_JMP
1009 bool "Trace JMP/RETF"
1010 default n
1011 depends on X86EMU_DEBUG
1012 help
1013 Print information about JMP and RETF opcodes from x86emu.
1014
1015 Note: This option will increase the size of the coreboot image.
1016
1017 If unsure, say N.
1018
1019config X86EMU_DEBUG_TRACE
1020 bool "Trace all opcodes"
1021 default n
1022 depends on X86EMU_DEBUG
1023 help
1024 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001025
Uwe Hermann01ce6012010-03-05 10:03:50 +00001026 WARNING: This will produce a LOT of output and take a long time.
1027
1028 Note: This option will increase the size of the coreboot image.
1029
1030 If unsure, say N.
1031
1032config X86EMU_DEBUG_PNP
1033 bool "Log Plug&Play accesses"
1034 default n
1035 depends on X86EMU_DEBUG
1036 help
1037 Print Plug And Play accesses made by option ROMs.
1038
1039 Note: This option will increase the size of the coreboot image.
1040
1041 If unsure, say N.
1042
1043config X86EMU_DEBUG_DISK
1044 bool "Log Disk I/O"
1045 default n
1046 depends on X86EMU_DEBUG
1047 help
1048 Print Disk I/O related messages.
1049
1050 Note: This option will increase the size of the coreboot image.
1051
1052 If unsure, say N.
1053
1054config X86EMU_DEBUG_PMM
1055 bool "Log PMM"
1056 default n
1057 depends on X86EMU_DEBUG
1058 help
1059 Print messages related to POST Memory Manager (PMM).
1060
1061 Note: This option will increase the size of the coreboot image.
1062
1063 If unsure, say N.
1064
1065
1066config X86EMU_DEBUG_VBE
1067 bool "Debug VESA BIOS Extensions"
1068 default n
1069 depends on X86EMU_DEBUG
1070 help
1071 Print messages related to VESA BIOS Extension (VBE) functions.
1072
1073 Note: This option will increase the size of the coreboot image.
1074
1075 If unsure, say N.
1076
1077config X86EMU_DEBUG_INT10
1078 bool "Redirect INT10 output to console"
1079 default n
1080 depends on X86EMU_DEBUG
1081 help
1082 Let INT10 (i.e. character output) calls print messages to debug output.
1083
1084 Note: This option will increase the size of the coreboot image.
1085
1086 If unsure, say N.
1087
1088config X86EMU_DEBUG_INTERRUPTS
1089 bool "Log intXX calls"
1090 default n
1091 depends on X86EMU_DEBUG
1092 help
1093 Print messages related to interrupt handling.
1094
1095 Note: This option will increase the size of the coreboot image.
1096
1097 If unsure, say N.
1098
1099config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1100 bool "Log special memory accesses"
1101 default n
1102 depends on X86EMU_DEBUG
1103 help
1104 Print messages related to accesses to certain areas of the virtual
1105 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1106
1107 Note: This option will increase the size of the coreboot image.
1108
1109 If unsure, say N.
1110
1111config X86EMU_DEBUG_MEM
1112 bool "Log all memory accesses"
1113 default n
1114 depends on X86EMU_DEBUG
1115 help
1116 Print memory accesses made by option ROM.
1117 Note: This also includes accesses to fetch instructions.
1118
1119 Note: This option will increase the size of the coreboot image.
1120
1121 If unsure, say N.
1122
1123config X86EMU_DEBUG_IO
1124 bool "Log IO accesses"
1125 default n
1126 depends on X86EMU_DEBUG
1127 help
1128 Print I/O accesses made by option ROM.
1129
1130 Note: This option will increase the size of the coreboot image.
1131
1132 If unsure, say N.
1133
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001134config X86EMU_DEBUG_TIMINGS
1135 bool "Output timing information"
1136 default n
1137 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1138 help
1139 Print timing information needed by i915tool.
1140
1141 If unsure, say N.
1142
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001143config DEBUG_TPM
1144 bool "Output verbose TPM debug messages"
1145 default n
1146 depends on TPM
1147 help
1148 This option enables additional TPM related debug messages.
1149
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001150config DEBUG_SPI_FLASH
1151 bool "Output verbose SPI flash debug messages"
1152 default n
1153 depends on SPI_FLASH
1154 help
1155 This option enables additional SPI flash related debug messages.
1156
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001157config DEBUG_USBDEBUG
1158 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1159 default n
1160 depends on USBDEBUG
1161 help
1162 This option enables additional USB 2.0 debug dongle related messages.
1163
1164 Select this to debug the connection of usbdebug dongle. Note that
1165 you need some other working console to receive the messages.
1166
Stefan Reinauer8e073822012-04-04 00:07:22 +02001167if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1168# Only visible with the right southbridge and loglevel.
1169config DEBUG_INTEL_ME
1170 bool "Verbose logging for Intel Management Engine"
1171 default n
1172 help
1173 Enable verbose logging for Intel Management Engine driver that
1174 is present on Intel 6-series chipsets.
1175endif
1176
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001177config TRACE
1178 bool "Trace function calls"
1179 default n
1180 help
1181 If enabled, every function will print information to console once
1182 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1183 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1184 of calling function. Please note some printk releated functions
1185 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001186
1187config DEBUG_COVERAGE
1188 bool "Debug code coverage"
1189 default n
1190 depends on COVERAGE
1191 help
1192 If enabled, the code coverage hooks in coreboot will output some
1193 information about the coverage data that is dumped.
1194
Uwe Hermann168b11b2009-10-07 16:15:40 +00001195endmenu
1196
Myles Watsond73c1b52009-10-26 15:14:07 +00001197# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001198config ENABLE_APIC_EXT_ID
1199 bool
1200 default n
Myles Watson2e672732009-11-12 16:38:03 +00001201
1202config WARNINGS_ARE_ERRORS
1203 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001204 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001205
Peter Stuge51eafde2010-10-13 06:23:02 +00001206# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1207# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1208# mutually exclusive. One of these options must be selected in the
1209# mainboard Kconfig if the chipset supports enabling and disabling of
1210# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1211# in mainboard/Kconfig to know if the button should be enabled or not.
1212
1213config POWER_BUTTON_DEFAULT_ENABLE
1214 def_bool n
1215 help
1216 Select when the board has a power button which can optionally be
1217 disabled by the user.
1218
1219config POWER_BUTTON_DEFAULT_DISABLE
1220 def_bool n
1221 help
1222 Select when the board has a power button which can optionally be
1223 enabled by the user, e.g. when the board ships with a jumper over
1224 the power switch contacts.
1225
1226config POWER_BUTTON_FORCE_ENABLE
1227 def_bool n
1228 help
1229 Select when the board requires that the power button is always
1230 enabled.
1231
1232config POWER_BUTTON_FORCE_DISABLE
1233 def_bool n
1234 help
1235 Select when the board requires that the power button is always
1236 disabled, e.g. when it has been hardwired to ground.
1237
1238config POWER_BUTTON_IS_OPTIONAL
1239 bool
1240 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1241 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1242 help
1243 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001244
1245config REG_SCRIPT
1246 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001247 default n
1248 help
1249 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001250
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001251config MAX_REBOOT_CNT
1252 int
1253 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001254 help
1255 Internal option that sets the maximum number of bootblock executions allowed
1256 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001257 and switching to the fallback image.