blob: 94b3508ae4b7efe1fa37e7075a81ad0d3c381fb5 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018## Foundation, Inc.
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200221 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200229 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200232 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200233 help
234 The reloctable ramstage support allows for the ramstage to be built
235 as a relocatable module. The stage loader can identify a place
236 out of the OS way so that copying memory is unnecessary during an S3
237 wake. When selecting this option the romstage is responsible for
238 determing a stack location to use for loading the ramstage.
239
240config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
241 depends on RELOCATABLE_RAMSTAGE
242 bool "Cache the relocated ramstage outside of cbmem."
243 default n
244 help
245 The relocated ramstage is saved in an area specified by the
246 by the board and/or chipset.
247
Aaron Durbin0424c952015-03-28 23:56:22 -0500248config FLASHMAP_OFFSET
249 hex "Flash Map Offset"
250 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
251 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
252 default CBFS_SIZE if !ARCH_X86
253 default 0
254 help
255 Offset of flash map in firmware image
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257choice
258 prompt "Bootblock behaviour"
259 default BOOTBLOCK_SIMPLE
260
261config BOOTBLOCK_SIMPLE
262 bool "Always load fallback"
263
264config BOOTBLOCK_NORMAL
265 bool "Switch to normal if CMOS says so"
266
267endchoice
268
269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
277 depends on EXPERT
278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
281
Stefan Reinauer58470e32014-10-17 13:08:36 +0200282config UPDATE_IMAGE
283 bool "Update existing coreboot.rom image"
284 default n
285 help
286 If this option is enabled, no new coreboot.rom file
287 is created. Instead it is expected that there already
288 is a suitable file for further processing.
289 The bootblock will not be modified.
290
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700291config GENERIC_GPIO_LIB
292 bool
293 default n
294 help
295 If enabled, compile the generic GPIO library. A "generic" GPIO
296 implies configurability usually found on SoCs, particularly the
297 ability to control internal pull resistors.
298
299config BOARD_ID_AUTO
300 bool
301 default n
302 help
303 Mainboards that can read a board ID from the hardware straps
304 (ie. GPIO) select this configuration option.
305
306config BOARD_ID_MANUAL
307 bool "Add board ID file to CBFS"
308 default n
309 depends on !BOARD_ID_AUTO
310 help
311 If you want to maintain a board ID, but the hardware does not
312 have straps to automatically determine the ID, you can say Y
313 here and add a file named 'board_id' to CBFS. If you don't know
314 what this is about, say N.
315
316config BOARD_ID_STRING
317 string "Board ID"
318 default "(none)"
319 depends on BOARD_ID_MANUAL
320 help
321 This string is placed in the 'board_id' CBFS file for indicating
322 board type.
323
David Hendricks627b3bd2014-11-03 17:42:09 -0800324config RAM_CODE_SUPPORT
325 bool "Discover RAM configuration code and store it in coreboot table"
326 default n
327 help
328 If enabled, coreboot discovers RAM configuration (value obtained by
329 reading board straps) and stores it in coreboot table.
330
Uwe Hermannc04be932009-10-05 13:55:28 +0000331endmenu
332
Alexander Couzens77103792015-04-16 02:03:26 +0200333source "src/acpi/Kconfig"
334
Martin Roth026e4dc2015-06-19 23:17:15 -0600335menu "Mainboard"
336
Stefan Reinauera48ca842015-04-04 01:58:28 +0200337source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000338
Martin Roth026e4dc2015-06-19 23:17:15 -0600339config CBFS_SIZE
340 hex "Size of CBFS filesystem in ROM"
Martin Roth59aa2b12015-06-20 16:17:12 -0600341 default 0x100000 if HAVE_INTEL_FIRMWARE || \
342 NORTHBRIDGE_INTEL_GM45 || NORTHBRIDGE_INTEL_SANDYBRIDGE || \
Martin Roth026e4dc2015-06-19 23:17:15 -0600343 NORTHBRIDGE_INTEL_IVYBRIDGE || NORTHBRIDGE_INTEL_IVYBRIDGE_NATIVE || \
Martin Roth59aa2b12015-06-20 16:17:12 -0600344 NORTHBRIDGE_INTEL_SANDYBRIDGE_NATIVE || \
Martin Roth026e4dc2015-06-19 23:17:15 -0600345 NORTHBRIDGE_INTEL_NEHALEM || SOC_INTEL_BAYTRAIL || SOC_INTEL_BRASWELL || \
346 SOC_INTEL_BROADWELL
347 default 0x200000 if SOC_INTEL_FSP_BAYTRAIL
348 default ROM_SIZE
349 help
350 This is the part of the ROM actually managed by CBFS, located at the
351 end of the ROM (passed through cbfstool -o) on x86 and at at the start
352 of the ROM (passed through cbfstool -s) everywhere else. It defaults
353 to span the whole ROM on all but Intel systems that use an Intel Firmware
354 Descriptor. It can be overridden to make coreboot live alongside other
355 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
356 binaries.
357
358endmenu
359
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200360config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600361 default n
362 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200363
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000364menu "Chipset"
365
Duncan Lauried2119762015-06-08 18:11:56 -0700366comment "SoC"
367source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000368comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200369source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000370comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200371source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000372comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200373source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000374comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200375source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000376comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200377source "src/ec/acpi/Kconfig"
378source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600379source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000380
Martin Roth59aa2b12015-06-20 16:17:12 -0600381source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600382source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600383
Martin Rothe1523ec2015-06-19 22:30:43 -0600384source "src/arch/*/Kconfig"
385
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000386endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000387
Stefan Reinauera48ca842015-04-04 01:58:28 +0200388source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800389
Rudolf Marekd9c25492010-05-16 15:31:53 +0000390menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200391source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000392endmenu
393
Patrick Georgi0770f252015-04-22 13:28:21 +0200394config RTC
395 bool
396 default n
397
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700398config TPM
399 bool
400 default n
401 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700402 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700403 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700404 help
405 Enable this option to enable TPM support in coreboot.
406
407 If unsure, say N.
408
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300409config RAMTOP
410 hex
411 default 0x200000
412 depends on ARCH_X86
413
Patrick Georgi0588d192009-08-12 15:00:51 +0000414config HEAP_SIZE
415 hex
Myles Watson04000f42009-10-16 19:12:49 +0000416 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000417
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700418config STACK_SIZE
419 hex
Julius Werner89be1542014-12-18 19:24:48 -0800420 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700421 default 0x1000
422
Patrick Georgi0588d192009-08-12 15:00:51 +0000423config MAX_CPUS
424 int
425 default 1
426
427config MMCONF_SUPPORT_DEFAULT
428 bool
429 default n
430
431config MMCONF_SUPPORT
432 bool
433 default n
434
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200435config BOOTMODE_STRAPS
436 bool
437 default n
438
Stefan Reinauera48ca842015-04-04 01:58:28 +0200439source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000440
441config HAVE_ACPI_RESUME
442 bool
443 default n
444
Patrick Georgi0588d192009-08-12 15:00:51 +0000445config HAVE_HARD_RESET
446 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000447 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000448 help
449 This variable specifies whether a given board has a hard_reset
450 function, no matter if it's provided by board code or chipset code.
451
Aaron Durbina4217912013-04-29 22:31:51 -0500452config HAVE_MONOTONIC_TIMER
453 def_bool n
454 help
455 The board/chipset provides a monotonic timer.
456
Aaron Durbine5e36302014-09-25 10:05:15 -0500457config GENERIC_UDELAY
458 def_bool n
459 depends on HAVE_MONOTONIC_TIMER
460 help
461 The board/chipset uses a generic udelay function utilizing the
462 monotonic timer.
463
Aaron Durbin340ca912013-04-30 09:58:12 -0500464config TIMER_QUEUE
465 def_bool n
466 depends on HAVE_MONOTONIC_TIMER
467 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300468 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500469
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500470config COOP_MULTITASKING
471 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500472 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500473 help
474 Cooperative multitasking allows callbacks to be multiplexed on the
475 main thread of ramstage. With this enabled it allows for multiple
476 execution paths to take place when they have udelay() calls within
477 their code.
478
479config NUM_THREADS
480 int
481 default 4
482 depends on COOP_MULTITASKING
483 help
484 How many execution threads to cooperatively multitask with.
485
Patrick Georgi0588d192009-08-12 15:00:51 +0000486config HAVE_OPTION_TABLE
487 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000488 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000489 help
490 This variable specifies whether a given board has a cmos.layout
491 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000492 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000493
Patrick Georgi0588d192009-08-12 15:00:51 +0000494config PIRQ_ROUTE
495 bool
496 default n
497
498config HAVE_SMI_HANDLER
499 bool
500 default n
501
502config PCI_IO_CFG_EXT
503 bool
504 default n
505
506config IOAPIC
507 bool
508 default n
509
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200510config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700511 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200512 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700513
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000514# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000515config VIDEO_MB
516 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000517 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000518
Myles Watson45bb25f2009-09-22 18:49:08 +0000519config USE_WATCHDOG_ON_BOOT
520 bool
521 default n
522
523config VGA
524 bool
525 default n
526 help
527 Build board-specific VGA code.
528
529config GFXUMA
530 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000531 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000532 help
533 Enable Unified Memory Architecture for graphics.
534
Myles Watsonb8e20272009-10-15 13:35:47 +0000535config HAVE_ACPI_TABLES
536 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000537 help
538 This variable specifies whether a given board has ACPI table support.
539 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000540
541config HAVE_MP_TABLE
542 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000543 help
544 This variable specifies whether a given board has MP table support.
545 It is usually set in mainboard/*/Kconfig.
546 Whether or not the MP table is actually generated by coreboot
547 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000548
549config HAVE_PIRQ_TABLE
550 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000551 help
552 This variable specifies whether a given board has PIRQ table support.
553 It is usually set in mainboard/*/Kconfig.
554 Whether or not the PIRQ table is actually generated by coreboot
555 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000556
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500557config MAX_PIRQ_LINKS
558 int
559 default 4
560 help
561 This variable specifies the number of PIRQ interrupt links which are
562 routable. On most chipsets, this is 4, INTA through INTD. Some
563 chipsets offer more than four links, commonly up to INTH. They may
564 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
565 table specifies links greater than 4, pirq_route_irqs will not
566 function properly, unless this variable is correctly set.
567
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200568config COMMON_FADT
569 bool
570 default n
571
Myles Watsond73c1b52009-10-26 15:14:07 +0000572#These Options are here to avoid "undefined" warnings.
573#The actual selection and help texts are in the following menu.
574
Uwe Hermann168b11b2009-10-07 16:15:40 +0000575menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000576
Myles Watsonb8e20272009-10-15 13:35:47 +0000577config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800578 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
579 bool
580 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000581 help
582 Generate an MP table (conforming to the Intel MultiProcessor
583 specification 1.4) for this board.
584
585 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000586
Myles Watsonb8e20272009-10-15 13:35:47 +0000587config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800588 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
589 bool
590 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000591 help
592 Generate a PIRQ table for this board.
593
594 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000595
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200596config GENERATE_SMBIOS_TABLES
597 depends on ARCH_X86
598 bool "Generate SMBIOS tables"
599 default y
600 help
601 Generate SMBIOS tables for this board.
602
603 If unsure, say Y.
604
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200605config SMBIOS_PROVIDED_BY_MOBO
606 bool
607 default n
608
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200609config MAINBOARD_SERIAL_NUMBER
610 string "SMBIOS Serial Number"
611 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200612 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200613 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600614 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200615 The Serial Number to store in SMBIOS structures.
616
617config MAINBOARD_VERSION
618 string "SMBIOS Version Number"
619 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200620 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200621 default "1.0"
622 help
623 The Version Number to store in SMBIOS structures.
624
625config MAINBOARD_SMBIOS_MANUFACTURER
626 string "SMBIOS Manufacturer"
627 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200628 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200629 default MAINBOARD_VENDOR
630 help
631 Override the default Manufacturer stored in SMBIOS structures.
632
633config MAINBOARD_SMBIOS_PRODUCT_NAME
634 string "SMBIOS Product name"
635 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200636 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200637 default MAINBOARD_PART_NUMBER
638 help
639 Override the default Product name stored in SMBIOS structures.
640
Myles Watson45bb25f2009-09-22 18:49:08 +0000641endmenu
642
Patrick Georgi0588d192009-08-12 15:00:51 +0000643menu "Payload"
644
Patrick Georgi0588d192009-08-12 15:00:51 +0000645choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000646 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000647 default PAYLOAD_NONE if !ARCH_X86
648 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000649
Uwe Hermann168b11b2009-10-07 16:15:40 +0000650config PAYLOAD_NONE
651 bool "None"
652 help
653 Select this option if you want to create an "empty" coreboot
654 ROM image for a certain mainboard, i.e. a coreboot ROM image
655 which does not yet contain a payload.
656
657 For such an image to be useful, you have to use 'cbfstool'
658 to add a payload to the ROM image later.
659
Patrick Georgi0588d192009-08-12 15:00:51 +0000660config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000661 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000662 help
663 Select this option if you have a payload image (an ELF file)
664 which coreboot should run as soon as the basic hardware
665 initialization is completed.
666
667 You will be able to specify the location and file name of the
668 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000669
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200670config PAYLOAD_LINUX
671 bool "A Linux payload"
672 help
673 Select this option if you have a Linux bzImage which coreboot
674 should run as soon as the basic hardware initialization
675 is completed.
676
677 You will be able to specify the location and file name of the
678 payload image later.
679
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000680config PAYLOAD_SEABIOS
681 bool "SeaBIOS"
682 depends on ARCH_X86
683 help
684 Select this option if you want to build a coreboot image
685 with a SeaBIOS payload. If you don't know what this is
686 about, just leave it enabled.
687
688 See http://coreboot.org/Payloads for more information.
689
Stefan Reinauere50952f2011-04-15 03:34:05 +0000690config PAYLOAD_FILO
691 bool "FILO"
692 help
693 Select this option if you want to build a coreboot image
694 with a FILO payload. If you don't know what this is
695 about, just leave it enabled.
696
697 See http://coreboot.org/Payloads for more information.
698
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100699config PAYLOAD_GRUB2
700 bool "GRUB2"
701 help
702 Select this option if you want to build a coreboot image
703 with a GRUB2 payload. If you don't know what this is
704 about, just leave it enabled.
705
706 See http://coreboot.org/Payloads for more information.
707
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800708config PAYLOAD_TIANOCORE
709 bool "Tiano Core"
710 help
711 Select this option if you want to build a coreboot image
712 with a Tiano Core payload. If you don't know what this is
713 about, just leave it enabled.
714
715 See http://coreboot.org/Payloads for more information.
716
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000717endchoice
718
719choice
720 prompt "SeaBIOS version"
721 default SEABIOS_STABLE
722 depends on PAYLOAD_SEABIOS
723
724config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000725 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000726 help
727 Stable SeaBIOS version
728config SEABIOS_MASTER
729 bool "master"
730 help
731 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200732
Patrick Georgi0588d192009-08-12 15:00:51 +0000733endchoice
734
Peter Stugef0408582013-07-09 19:43:09 +0200735config SEABIOS_PS2_TIMEOUT
736 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200737 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200738 depends on EXPERT
739 int
740 help
741 Some PS/2 keyboard controllers don't respond to commands immediately
742 after powering on. This specifies how long SeaBIOS will wait for the
743 keyboard controller to become ready before giving up.
744
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000745config SEABIOS_THREAD_OPTIONROMS
746 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
747 default n
748 bool
749 help
750 Allow hardware init to run in parallel with optionrom execution.
751
752 This can reduce boot time, but can cause some timing
753 variations during option ROM code execution. It is not
754 known if all option ROMs will behave properly with this option.
755
Martin Roth4d7d25f2014-07-25 14:39:05 -0600756config SEABIOS_MALLOC_UPPERMEMORY
757 bool
758 default y
759 depends on PAYLOAD_SEABIOS
760 help
761 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
762 "low memory" allocations. If this is not selected, the memory is
763 instead allocated from the "9-segment" (0x90000-0xa0000).
764 This is not typically needed, but may be required on some platforms
765 to allow USB and SATA buffers to be written correctly by the
766 hardware. In general, if this is desired, the option will be
767 set to 'N' by the chipset Kconfig.
768
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000769config SEABIOS_VGA_COREBOOT
770 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
771 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600772 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000773 bool
774 help
775 Coreboot can initialize the GPU of some mainboards.
776
777 After initializing the GPU, the information about it can be passed to the payload.
778 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
779
Stefan Reinauere50952f2011-04-15 03:34:05 +0000780choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100781 prompt "GRUB2 version"
782 default GRUB2_MASTER
783 depends on PAYLOAD_GRUB2
784
785config GRUB2_MASTER
786 bool "HEAD"
787 help
788 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200789
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100790endchoice
791
792choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000793 prompt "FILO version"
794 default FILO_STABLE
795 depends on PAYLOAD_FILO
796
797config FILO_STABLE
798 bool "0.6.0"
799 help
800 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200801
Stefan Reinauere50952f2011-04-15 03:34:05 +0000802config FILO_MASTER
803 bool "HEAD"
804 help
805 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200806
Stefan Reinauere50952f2011-04-15 03:34:05 +0000807endchoice
808
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000809config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000810 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000811 depends on PAYLOAD_ELF
812 default "payload.elf"
813 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000814 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000815
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000816config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200817 string "Linux path and filename"
818 depends on PAYLOAD_LINUX
819 default "bzImage"
820 help
821 The path and filename of the bzImage kernel to use as payload.
822
823config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000824 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200825 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000826
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000827config PAYLOAD_VGABIOS_FILE
828 string
829 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
830 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
831
Stefan Reinauere50952f2011-04-15 03:34:05 +0000832config PAYLOAD_FILE
833 depends on PAYLOAD_FILO
834 default "payloads/external/FILO/filo/build/filo.elf"
835
Stefan Reinauer275fb632013-02-05 13:58:29 -0800836config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100837 depends on PAYLOAD_GRUB2
838 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
839
840config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800841 string "Tianocore firmware volume"
842 depends on PAYLOAD_TIANOCORE
843 default "COREBOOT.fd"
844 help
845 The result of a corebootPkg build
846
Uwe Hermann168b11b2009-10-07 16:15:40 +0000847# TODO: Defined if no payload? Breaks build?
848config COMPRESSED_PAYLOAD_LZMA
849 bool "Use LZMA compression for payloads"
850 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100851 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000852 help
853 In order to reduce the size payloads take up in the ROM chip
854 coreboot can compress them using the LZMA algorithm.
855
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200856config LINUX_COMMAND_LINE
857 string "Linux command line"
858 depends on PAYLOAD_LINUX
859 default ""
860 help
861 A command line to add to the Linux kernel.
862
863config LINUX_INITRD
864 string "Linux initrd"
865 depends on PAYLOAD_LINUX
866 default ""
867 help
868 An initrd image to add to the Linux kernel.
869
Peter Stugea758ca22009-09-17 16:21:31 +0000870endmenu
871
Uwe Hermann168b11b2009-10-07 16:15:40 +0000872menu "Debugging"
873
874# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000875config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000876 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200877 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000878 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000879 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000880 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000881
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200882config GDB_WAIT
883 bool "Wait for a GDB connection"
884 default n
885 depends on GDB_STUB
886 help
887 If enabled, coreboot will wait for a GDB connection.
888
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800889config FATAL_ASSERTS
890 bool "Halt when hitting a BUG() or assertion error"
891 default n
892 help
893 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
894
Stefan Reinauerfe422182012-05-02 16:33:18 -0700895config DEBUG_CBFS
896 bool "Output verbose CBFS debug messages"
897 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700898 help
899 This option enables additional CBFS related debug messages.
900
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000901config HAVE_DEBUG_RAM_SETUP
902 def_bool n
903
Uwe Hermann01ce6012010-03-05 10:03:50 +0000904config DEBUG_RAM_SETUP
905 bool "Output verbose RAM init debug messages"
906 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000907 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000908 help
909 This option enables additional RAM init related debug messages.
910 It is recommended to enable this when debugging issues on your
911 board which might be RAM init related.
912
913 Note: This option will increase the size of the coreboot image.
914
915 If unsure, say N.
916
Patrick Georgie82618d2010-10-01 14:50:12 +0000917config HAVE_DEBUG_CAR
918 def_bool n
919
Peter Stuge5015f792010-11-10 02:00:32 +0000920config DEBUG_CAR
921 def_bool n
922 depends on HAVE_DEBUG_CAR
923
924if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000925# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
926# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000927config DEBUG_CAR
928 bool "Output verbose Cache-as-RAM debug messages"
929 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000930 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000931 help
932 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000933endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000934
Myles Watson80e914ff2010-06-01 19:25:31 +0000935config DEBUG_PIRQ
936 bool "Check PIRQ table consistency"
937 default n
938 depends on GENERATE_PIRQ_TABLE
939 help
940 If unsure, say N.
941
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000942config HAVE_DEBUG_SMBUS
943 def_bool n
944
Uwe Hermann01ce6012010-03-05 10:03:50 +0000945config DEBUG_SMBUS
946 bool "Output verbose SMBus debug messages"
947 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000948 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000949 help
950 This option enables additional SMBus (and SPD) debug messages.
951
952 Note: This option will increase the size of the coreboot image.
953
954 If unsure, say N.
955
956config DEBUG_SMI
957 bool "Output verbose SMI debug messages"
958 default n
959 depends on HAVE_SMI_HANDLER
960 help
961 This option enables additional SMI related debug messages.
962
963 Note: This option will increase the size of the coreboot image.
964
965 If unsure, say N.
966
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000967config DEBUG_SMM_RELOCATION
968 bool "Debug SMM relocation code"
969 default n
970 depends on HAVE_SMI_HANDLER
971 help
972 This option enables additional SMM handler relocation related
973 debug messages.
974
975 Note: This option will increase the size of the coreboot image.
976
977 If unsure, say N.
978
Uwe Hermanna953f372010-11-10 00:14:32 +0000979# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
980# printk(BIOS_DEBUG, ...) calls.
981config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800982 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
983 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000984 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000985 help
986 This option enables additional malloc related debug messages.
987
988 Note: This option will increase the size of the coreboot image.
989
990 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300991
992# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
993# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300994config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800995 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
996 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300997 default n
998 help
999 This option enables additional ACPI related debug messages.
1000
1001 Note: This option will slightly increase the size of the coreboot image.
1002
1003 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +03001004
Uwe Hermanna953f372010-11-10 00:14:32 +00001005# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1006# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001007config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -08001008 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
1009 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001010 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001011 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001012 help
1013 This option enables additional x86emu related debug messages.
1014
1015 Note: This option will increase the time to emulate a ROM.
1016
1017 If unsure, say N.
1018
Uwe Hermann01ce6012010-03-05 10:03:50 +00001019config X86EMU_DEBUG
1020 bool "Output verbose x86emu debug messages"
1021 default n
1022 depends on PCI_OPTION_ROM_RUN_YABEL
1023 help
1024 This option enables additional x86emu related debug messages.
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
1030config X86EMU_DEBUG_JMP
1031 bool "Trace JMP/RETF"
1032 default n
1033 depends on X86EMU_DEBUG
1034 help
1035 Print information about JMP and RETF opcodes from x86emu.
1036
1037 Note: This option will increase the size of the coreboot image.
1038
1039 If unsure, say N.
1040
1041config X86EMU_DEBUG_TRACE
1042 bool "Trace all opcodes"
1043 default n
1044 depends on X86EMU_DEBUG
1045 help
1046 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001047
Uwe Hermann01ce6012010-03-05 10:03:50 +00001048 WARNING: This will produce a LOT of output and take a long time.
1049
1050 Note: This option will increase the size of the coreboot image.
1051
1052 If unsure, say N.
1053
1054config X86EMU_DEBUG_PNP
1055 bool "Log Plug&Play accesses"
1056 default n
1057 depends on X86EMU_DEBUG
1058 help
1059 Print Plug And Play accesses made by option ROMs.
1060
1061 Note: This option will increase the size of the coreboot image.
1062
1063 If unsure, say N.
1064
1065config X86EMU_DEBUG_DISK
1066 bool "Log Disk I/O"
1067 default n
1068 depends on X86EMU_DEBUG
1069 help
1070 Print Disk I/O related messages.
1071
1072 Note: This option will increase the size of the coreboot image.
1073
1074 If unsure, say N.
1075
1076config X86EMU_DEBUG_PMM
1077 bool "Log PMM"
1078 default n
1079 depends on X86EMU_DEBUG
1080 help
1081 Print messages related to POST Memory Manager (PMM).
1082
1083 Note: This option will increase the size of the coreboot image.
1084
1085 If unsure, say N.
1086
1087
1088config X86EMU_DEBUG_VBE
1089 bool "Debug VESA BIOS Extensions"
1090 default n
1091 depends on X86EMU_DEBUG
1092 help
1093 Print messages related to VESA BIOS Extension (VBE) functions.
1094
1095 Note: This option will increase the size of the coreboot image.
1096
1097 If unsure, say N.
1098
1099config X86EMU_DEBUG_INT10
1100 bool "Redirect INT10 output to console"
1101 default n
1102 depends on X86EMU_DEBUG
1103 help
1104 Let INT10 (i.e. character output) calls print messages to debug output.
1105
1106 Note: This option will increase the size of the coreboot image.
1107
1108 If unsure, say N.
1109
1110config X86EMU_DEBUG_INTERRUPTS
1111 bool "Log intXX calls"
1112 default n
1113 depends on X86EMU_DEBUG
1114 help
1115 Print messages related to interrupt handling.
1116
1117 Note: This option will increase the size of the coreboot image.
1118
1119 If unsure, say N.
1120
1121config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1122 bool "Log special memory accesses"
1123 default n
1124 depends on X86EMU_DEBUG
1125 help
1126 Print messages related to accesses to certain areas of the virtual
1127 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1128
1129 Note: This option will increase the size of the coreboot image.
1130
1131 If unsure, say N.
1132
1133config X86EMU_DEBUG_MEM
1134 bool "Log all memory accesses"
1135 default n
1136 depends on X86EMU_DEBUG
1137 help
1138 Print memory accesses made by option ROM.
1139 Note: This also includes accesses to fetch instructions.
1140
1141 Note: This option will increase the size of the coreboot image.
1142
1143 If unsure, say N.
1144
1145config X86EMU_DEBUG_IO
1146 bool "Log IO accesses"
1147 default n
1148 depends on X86EMU_DEBUG
1149 help
1150 Print I/O accesses made by option ROM.
1151
1152 Note: This option will increase the size of the coreboot image.
1153
1154 If unsure, say N.
1155
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001156config X86EMU_DEBUG_TIMINGS
1157 bool "Output timing information"
1158 default n
1159 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1160 help
1161 Print timing information needed by i915tool.
1162
1163 If unsure, say N.
1164
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001165config DEBUG_TPM
1166 bool "Output verbose TPM debug messages"
1167 default n
1168 depends on TPM
1169 help
1170 This option enables additional TPM related debug messages.
1171
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001172config DEBUG_SPI_FLASH
1173 bool "Output verbose SPI flash debug messages"
1174 default n
1175 depends on SPI_FLASH
1176 help
1177 This option enables additional SPI flash related debug messages.
1178
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001179config DEBUG_USBDEBUG
1180 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1181 default n
1182 depends on USBDEBUG
1183 help
1184 This option enables additional USB 2.0 debug dongle related messages.
1185
1186 Select this to debug the connection of usbdebug dongle. Note that
1187 you need some other working console to receive the messages.
1188
Stefan Reinauer8e073822012-04-04 00:07:22 +02001189if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1190# Only visible with the right southbridge and loglevel.
1191config DEBUG_INTEL_ME
1192 bool "Verbose logging for Intel Management Engine"
1193 default n
1194 help
1195 Enable verbose logging for Intel Management Engine driver that
1196 is present on Intel 6-series chipsets.
1197endif
1198
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001199config TRACE
1200 bool "Trace function calls"
1201 default n
1202 help
1203 If enabled, every function will print information to console once
1204 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1205 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1206 of calling function. Please note some printk releated functions
1207 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001208
1209config DEBUG_COVERAGE
1210 bool "Debug code coverage"
1211 default n
1212 depends on COVERAGE
1213 help
1214 If enabled, the code coverage hooks in coreboot will output some
1215 information about the coverage data that is dumped.
1216
Uwe Hermann168b11b2009-10-07 16:15:40 +00001217endmenu
1218
Myles Watsond73c1b52009-10-26 15:14:07 +00001219# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001220config ENABLE_APIC_EXT_ID
1221 bool
1222 default n
Myles Watson2e672732009-11-12 16:38:03 +00001223
1224config WARNINGS_ARE_ERRORS
1225 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001226 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001227
Peter Stuge51eafde2010-10-13 06:23:02 +00001228# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1229# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1230# mutually exclusive. One of these options must be selected in the
1231# mainboard Kconfig if the chipset supports enabling and disabling of
1232# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1233# in mainboard/Kconfig to know if the button should be enabled or not.
1234
1235config POWER_BUTTON_DEFAULT_ENABLE
1236 def_bool n
1237 help
1238 Select when the board has a power button which can optionally be
1239 disabled by the user.
1240
1241config POWER_BUTTON_DEFAULT_DISABLE
1242 def_bool n
1243 help
1244 Select when the board has a power button which can optionally be
1245 enabled by the user, e.g. when the board ships with a jumper over
1246 the power switch contacts.
1247
1248config POWER_BUTTON_FORCE_ENABLE
1249 def_bool n
1250 help
1251 Select when the board requires that the power button is always
1252 enabled.
1253
1254config POWER_BUTTON_FORCE_DISABLE
1255 def_bool n
1256 help
1257 Select when the board requires that the power button is always
1258 disabled, e.g. when it has been hardwired to ground.
1259
1260config POWER_BUTTON_IS_OPTIONAL
1261 bool
1262 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1263 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1264 help
1265 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001266
1267config REG_SCRIPT
1268 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001269 default n
1270 help
1271 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001272
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001273config MAX_REBOOT_CNT
1274 int
1275 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001276 help
1277 Internal option that sets the maximum number of bootblock executions allowed
1278 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001279 and switching to the fallback image.