blob: 480b8e99cafb828b52c2432b24bc7f46ee13e73d [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
221 bool "Relocatable Modules"
222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200229 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
232 help
233 The reloctable ramstage support allows for the ramstage to be built
234 as a relocatable module. The stage loader can identify a place
235 out of the OS way so that copying memory is unnecessary during an S3
236 wake. When selecting this option the romstage is responsible for
237 determing a stack location to use for loading the ramstage.
238
239config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
240 depends on RELOCATABLE_RAMSTAGE
241 bool "Cache the relocated ramstage outside of cbmem."
242 default n
243 help
244 The relocated ramstage is saved in an area specified by the
245 by the board and/or chipset.
246
247choice
248 prompt "Bootblock behaviour"
249 default BOOTBLOCK_SIMPLE
250
251config BOOTBLOCK_SIMPLE
252 bool "Always load fallback"
253
254config BOOTBLOCK_NORMAL
255 bool "Switch to normal if CMOS says so"
256
257endchoice
258
259config BOOTBLOCK_SOURCE
260 string
261 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
262 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
263
Timothy Pearson44724082015-03-16 11:47:45 -0500264config SKIP_MAX_REBOOT_CNT_CLEAR
265 bool "Do not clear reboot count after successful boot"
266 default n
267 depends on EXPERT
268 help
269 Do not clear the reboot count immediately after successful boot.
270 Set to allow the payload to control normal/fallback image recovery.
271
Stefan Reinauer58470e32014-10-17 13:08:36 +0200272config UPDATE_IMAGE
273 bool "Update existing coreboot.rom image"
274 default n
275 help
276 If this option is enabled, no new coreboot.rom file
277 is created. Instead it is expected that there already
278 is a suitable file for further processing.
279 The bootblock will not be modified.
280
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700281config GENERIC_GPIO_LIB
282 bool
283 default n
284 help
285 If enabled, compile the generic GPIO library. A "generic" GPIO
286 implies configurability usually found on SoCs, particularly the
287 ability to control internal pull resistors.
288
289config BOARD_ID_AUTO
290 bool
291 default n
292 help
293 Mainboards that can read a board ID from the hardware straps
294 (ie. GPIO) select this configuration option.
295
296config BOARD_ID_MANUAL
297 bool "Add board ID file to CBFS"
298 default n
299 depends on !BOARD_ID_AUTO
300 help
301 If you want to maintain a board ID, but the hardware does not
302 have straps to automatically determine the ID, you can say Y
303 here and add a file named 'board_id' to CBFS. If you don't know
304 what this is about, say N.
305
306config BOARD_ID_STRING
307 string "Board ID"
308 default "(none)"
309 depends on BOARD_ID_MANUAL
310 help
311 This string is placed in the 'board_id' CBFS file for indicating
312 board type.
313
David Hendricks627b3bd2014-11-03 17:42:09 -0800314config RAM_CODE_SUPPORT
315 bool "Discover RAM configuration code and store it in coreboot table"
316 default n
317 help
318 If enabled, coreboot discovers RAM configuration (value obtained by
319 reading board straps) and stores it in coreboot table.
320
Uwe Hermannc04be932009-10-05 13:55:28 +0000321endmenu
322
Stefan Reinauera48ca842015-04-04 01:58:28 +0200323source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000324
Stefan Reinauera48ca842015-04-04 01:58:28 +0200325source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800326
Stefan Reinauera48ca842015-04-04 01:58:28 +0200327source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100328
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200329config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600330 default n
331 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200332
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000333menu "Chipset"
334
335comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200336source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000337comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200338source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000339comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200340source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000341comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200342source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000343comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200344source "src/ec/acpi/Kconfig"
345source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500346comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200347source "src/soc/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600348source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000349
350endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000351
Stefan Reinauera48ca842015-04-04 01:58:28 +0200352source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800353
Rudolf Marekd9c25492010-05-16 15:31:53 +0000354menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200355source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000356endmenu
357
Patrick Georgi0770f252015-04-22 13:28:21 +0200358config RTC
359 bool
360 default n
361
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700362config TPM
363 bool
364 default n
365 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700366 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700367 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700368 help
369 Enable this option to enable TPM support in coreboot.
370
371 If unsure, say N.
372
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300373config RAMTOP
374 hex
375 default 0x200000
376 depends on ARCH_X86
377
Patrick Georgi0588d192009-08-12 15:00:51 +0000378config HEAP_SIZE
379 hex
Myles Watson04000f42009-10-16 19:12:49 +0000380 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000381
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700382config STACK_SIZE
383 hex
Julius Werner89be1542014-12-18 19:24:48 -0800384 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700385 default 0x1000
386
Patrick Georgi0588d192009-08-12 15:00:51 +0000387config MAX_CPUS
388 int
389 default 1
390
391config MMCONF_SUPPORT_DEFAULT
392 bool
393 default n
394
395config MMCONF_SUPPORT
396 bool
397 default n
398
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200399config BOOTMODE_STRAPS
400 bool
401 default n
402
Stefan Reinauera48ca842015-04-04 01:58:28 +0200403source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000404
405config HAVE_ACPI_RESUME
406 bool
407 default n
408
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000409config HAVE_ACPI_SLIC
410 bool
411 default n
412
Patrick Georgi0588d192009-08-12 15:00:51 +0000413config HAVE_HARD_RESET
414 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000415 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000416 help
417 This variable specifies whether a given board has a hard_reset
418 function, no matter if it's provided by board code or chipset code.
419
Aaron Durbina4217912013-04-29 22:31:51 -0500420config HAVE_MONOTONIC_TIMER
421 def_bool n
422 help
423 The board/chipset provides a monotonic timer.
424
Aaron Durbine5e36302014-09-25 10:05:15 -0500425config GENERIC_UDELAY
426 def_bool n
427 depends on HAVE_MONOTONIC_TIMER
428 help
429 The board/chipset uses a generic udelay function utilizing the
430 monotonic timer.
431
Aaron Durbin340ca912013-04-30 09:58:12 -0500432config TIMER_QUEUE
433 def_bool n
434 depends on HAVE_MONOTONIC_TIMER
435 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300436 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500437
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500438config COOP_MULTITASKING
439 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500440 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500441 help
442 Cooperative multitasking allows callbacks to be multiplexed on the
443 main thread of ramstage. With this enabled it allows for multiple
444 execution paths to take place when they have udelay() calls within
445 their code.
446
447config NUM_THREADS
448 int
449 default 4
450 depends on COOP_MULTITASKING
451 help
452 How many execution threads to cooperatively multitask with.
453
Patrick Georgi0588d192009-08-12 15:00:51 +0000454config HAVE_OPTION_TABLE
455 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000456 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000457 help
458 This variable specifies whether a given board has a cmos.layout
459 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000460 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000461
Patrick Georgi0588d192009-08-12 15:00:51 +0000462config PIRQ_ROUTE
463 bool
464 default n
465
466config HAVE_SMI_HANDLER
467 bool
468 default n
469
470config PCI_IO_CFG_EXT
471 bool
472 default n
473
474config IOAPIC
475 bool
476 default n
477
Stefan Reinauer5b635792012-08-16 14:05:42 -0700478config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800479 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700480 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800481 help
482 This is the part of the ROM actually managed by CBFS, located at the
483 end of the ROM (passed through cbfstool -o) on x86 and at at the start
484 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
485 span the whole ROM but can be overwritten to make coreboot live
486 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700487
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200488config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700489 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200490 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700491
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000492# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000493config VIDEO_MB
494 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000495 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000496
Myles Watson45bb25f2009-09-22 18:49:08 +0000497config USE_WATCHDOG_ON_BOOT
498 bool
499 default n
500
501config VGA
502 bool
503 default n
504 help
505 Build board-specific VGA code.
506
507config GFXUMA
508 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000509 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000510 help
511 Enable Unified Memory Architecture for graphics.
512
Myles Watsonb8e20272009-10-15 13:35:47 +0000513config HAVE_ACPI_TABLES
514 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000515 help
516 This variable specifies whether a given board has ACPI table support.
517 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000518
519config HAVE_MP_TABLE
520 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000521 help
522 This variable specifies whether a given board has MP table support.
523 It is usually set in mainboard/*/Kconfig.
524 Whether or not the MP table is actually generated by coreboot
525 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000526
527config HAVE_PIRQ_TABLE
528 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000529 help
530 This variable specifies whether a given board has PIRQ table support.
531 It is usually set in mainboard/*/Kconfig.
532 Whether or not the PIRQ table is actually generated by coreboot
533 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000534
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500535config MAX_PIRQ_LINKS
536 int
537 default 4
538 help
539 This variable specifies the number of PIRQ interrupt links which are
540 routable. On most chipsets, this is 4, INTA through INTD. Some
541 chipsets offer more than four links, commonly up to INTH. They may
542 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
543 table specifies links greater than 4, pirq_route_irqs will not
544 function properly, unless this variable is correctly set.
545
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200546config PER_DEVICE_ACPI_TABLES
547 bool
548 default n
549
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200550config COMMON_FADT
551 bool
552 default n
553
Myles Watsond73c1b52009-10-26 15:14:07 +0000554#These Options are here to avoid "undefined" warnings.
555#The actual selection and help texts are in the following menu.
556
Uwe Hermann168b11b2009-10-07 16:15:40 +0000557menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000558
Myles Watsonb8e20272009-10-15 13:35:47 +0000559config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800560 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
561 bool
562 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000563 help
564 Generate an MP table (conforming to the Intel MultiProcessor
565 specification 1.4) for this board.
566
567 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000568
Myles Watsonb8e20272009-10-15 13:35:47 +0000569config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800570 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
571 bool
572 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000573 help
574 Generate a PIRQ table for this board.
575
576 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000577
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200578config GENERATE_SMBIOS_TABLES
579 depends on ARCH_X86
580 bool "Generate SMBIOS tables"
581 default y
582 help
583 Generate SMBIOS tables for this board.
584
585 If unsure, say Y.
586
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200587config MAINBOARD_SERIAL_NUMBER
588 string "SMBIOS Serial Number"
589 depends on GENERATE_SMBIOS_TABLES
590 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600591 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200592 The Serial Number to store in SMBIOS structures.
593
594config MAINBOARD_VERSION
595 string "SMBIOS Version Number"
596 depends on GENERATE_SMBIOS_TABLES
597 default "1.0"
598 help
599 The Version Number to store in SMBIOS structures.
600
601config MAINBOARD_SMBIOS_MANUFACTURER
602 string "SMBIOS Manufacturer"
603 depends on GENERATE_SMBIOS_TABLES
604 default MAINBOARD_VENDOR
605 help
606 Override the default Manufacturer stored in SMBIOS structures.
607
608config MAINBOARD_SMBIOS_PRODUCT_NAME
609 string "SMBIOS Product name"
610 depends on GENERATE_SMBIOS_TABLES
611 default MAINBOARD_PART_NUMBER
612 help
613 Override the default Product name stored in SMBIOS structures.
614
Myles Watson45bb25f2009-09-22 18:49:08 +0000615endmenu
616
Patrick Georgi0588d192009-08-12 15:00:51 +0000617menu "Payload"
618
Patrick Georgi0588d192009-08-12 15:00:51 +0000619choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000620 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000621 default PAYLOAD_NONE if !ARCH_X86
622 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000623
Uwe Hermann168b11b2009-10-07 16:15:40 +0000624config PAYLOAD_NONE
625 bool "None"
626 help
627 Select this option if you want to create an "empty" coreboot
628 ROM image for a certain mainboard, i.e. a coreboot ROM image
629 which does not yet contain a payload.
630
631 For such an image to be useful, you have to use 'cbfstool'
632 to add a payload to the ROM image later.
633
Patrick Georgi0588d192009-08-12 15:00:51 +0000634config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000635 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000636 help
637 Select this option if you have a payload image (an ELF file)
638 which coreboot should run as soon as the basic hardware
639 initialization is completed.
640
641 You will be able to specify the location and file name of the
642 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000643
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200644config PAYLOAD_LINUX
645 bool "A Linux payload"
646 help
647 Select this option if you have a Linux bzImage which coreboot
648 should run as soon as the basic hardware initialization
649 is completed.
650
651 You will be able to specify the location and file name of the
652 payload image later.
653
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000654config PAYLOAD_SEABIOS
655 bool "SeaBIOS"
656 depends on ARCH_X86
657 help
658 Select this option if you want to build a coreboot image
659 with a SeaBIOS payload. If you don't know what this is
660 about, just leave it enabled.
661
662 See http://coreboot.org/Payloads for more information.
663
Stefan Reinauere50952f2011-04-15 03:34:05 +0000664config PAYLOAD_FILO
665 bool "FILO"
666 help
667 Select this option if you want to build a coreboot image
668 with a FILO payload. If you don't know what this is
669 about, just leave it enabled.
670
671 See http://coreboot.org/Payloads for more information.
672
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100673config PAYLOAD_GRUB2
674 bool "GRUB2"
675 help
676 Select this option if you want to build a coreboot image
677 with a GRUB2 payload. If you don't know what this is
678 about, just leave it enabled.
679
680 See http://coreboot.org/Payloads for more information.
681
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800682config PAYLOAD_TIANOCORE
683 bool "Tiano Core"
684 help
685 Select this option if you want to build a coreboot image
686 with a Tiano Core payload. If you don't know what this is
687 about, just leave it enabled.
688
689 See http://coreboot.org/Payloads for more information.
690
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000691endchoice
692
693choice
694 prompt "SeaBIOS version"
695 default SEABIOS_STABLE
696 depends on PAYLOAD_SEABIOS
697
698config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000699 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000700 help
701 Stable SeaBIOS version
702config SEABIOS_MASTER
703 bool "master"
704 help
705 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200706
Patrick Georgi0588d192009-08-12 15:00:51 +0000707endchoice
708
Peter Stugef0408582013-07-09 19:43:09 +0200709config SEABIOS_PS2_TIMEOUT
710 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200711 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200712 depends on EXPERT
713 int
714 help
715 Some PS/2 keyboard controllers don't respond to commands immediately
716 after powering on. This specifies how long SeaBIOS will wait for the
717 keyboard controller to become ready before giving up.
718
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000719config SEABIOS_THREAD_OPTIONROMS
720 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
721 default n
722 bool
723 help
724 Allow hardware init to run in parallel with optionrom execution.
725
726 This can reduce boot time, but can cause some timing
727 variations during option ROM code execution. It is not
728 known if all option ROMs will behave properly with this option.
729
Martin Roth4d7d25f2014-07-25 14:39:05 -0600730config SEABIOS_MALLOC_UPPERMEMORY
731 bool
732 default y
733 depends on PAYLOAD_SEABIOS
734 help
735 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
736 "low memory" allocations. If this is not selected, the memory is
737 instead allocated from the "9-segment" (0x90000-0xa0000).
738 This is not typically needed, but may be required on some platforms
739 to allow USB and SATA buffers to be written correctly by the
740 hardware. In general, if this is desired, the option will be
741 set to 'N' by the chipset Kconfig.
742
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000743config SEABIOS_VGA_COREBOOT
744 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
745 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600746 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000747 bool
748 help
749 Coreboot can initialize the GPU of some mainboards.
750
751 After initializing the GPU, the information about it can be passed to the payload.
752 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
753
Stefan Reinauere50952f2011-04-15 03:34:05 +0000754choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100755 prompt "GRUB2 version"
756 default GRUB2_MASTER
757 depends on PAYLOAD_GRUB2
758
759config GRUB2_MASTER
760 bool "HEAD"
761 help
762 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200763
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100764endchoice
765
766choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000767 prompt "FILO version"
768 default FILO_STABLE
769 depends on PAYLOAD_FILO
770
771config FILO_STABLE
772 bool "0.6.0"
773 help
774 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200775
Stefan Reinauere50952f2011-04-15 03:34:05 +0000776config FILO_MASTER
777 bool "HEAD"
778 help
779 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200780
Stefan Reinauere50952f2011-04-15 03:34:05 +0000781endchoice
782
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000783config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000784 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000785 depends on PAYLOAD_ELF
786 default "payload.elf"
787 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000788 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000789
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000790config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200791 string "Linux path and filename"
792 depends on PAYLOAD_LINUX
793 default "bzImage"
794 help
795 The path and filename of the bzImage kernel to use as payload.
796
797config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000798 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200799 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000800
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000801config PAYLOAD_VGABIOS_FILE
802 string
803 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
804 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
805
Stefan Reinauere50952f2011-04-15 03:34:05 +0000806config PAYLOAD_FILE
807 depends on PAYLOAD_FILO
808 default "payloads/external/FILO/filo/build/filo.elf"
809
Stefan Reinauer275fb632013-02-05 13:58:29 -0800810config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100811 depends on PAYLOAD_GRUB2
812 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
813
814config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800815 string "Tianocore firmware volume"
816 depends on PAYLOAD_TIANOCORE
817 default "COREBOOT.fd"
818 help
819 The result of a corebootPkg build
820
Uwe Hermann168b11b2009-10-07 16:15:40 +0000821# TODO: Defined if no payload? Breaks build?
822config COMPRESSED_PAYLOAD_LZMA
823 bool "Use LZMA compression for payloads"
824 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100825 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000826 help
827 In order to reduce the size payloads take up in the ROM chip
828 coreboot can compress them using the LZMA algorithm.
829
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200830config LINUX_COMMAND_LINE
831 string "Linux command line"
832 depends on PAYLOAD_LINUX
833 default ""
834 help
835 A command line to add to the Linux kernel.
836
837config LINUX_INITRD
838 string "Linux initrd"
839 depends on PAYLOAD_LINUX
840 default ""
841 help
842 An initrd image to add to the Linux kernel.
843
Peter Stugea758ca22009-09-17 16:21:31 +0000844endmenu
845
Uwe Hermann168b11b2009-10-07 16:15:40 +0000846menu "Debugging"
847
848# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000849config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000850 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200851 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000852 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000853 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000854 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000855
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200856config GDB_WAIT
857 bool "Wait for a GDB connection"
858 default n
859 depends on GDB_STUB
860 help
861 If enabled, coreboot will wait for a GDB connection.
862
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800863config FATAL_ASSERTS
864 bool "Halt when hitting a BUG() or assertion error"
865 default n
866 help
867 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
868
Stefan Reinauerfe422182012-05-02 16:33:18 -0700869config DEBUG_CBFS
870 bool "Output verbose CBFS debug messages"
871 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700872 help
873 This option enables additional CBFS related debug messages.
874
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000875config HAVE_DEBUG_RAM_SETUP
876 def_bool n
877
Uwe Hermann01ce6012010-03-05 10:03:50 +0000878config DEBUG_RAM_SETUP
879 bool "Output verbose RAM init debug messages"
880 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000881 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000882 help
883 This option enables additional RAM init related debug messages.
884 It is recommended to enable this when debugging issues on your
885 board which might be RAM init related.
886
887 Note: This option will increase the size of the coreboot image.
888
889 If unsure, say N.
890
Patrick Georgie82618d2010-10-01 14:50:12 +0000891config HAVE_DEBUG_CAR
892 def_bool n
893
Peter Stuge5015f792010-11-10 02:00:32 +0000894config DEBUG_CAR
895 def_bool n
896 depends on HAVE_DEBUG_CAR
897
898if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000899# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
900# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000901config DEBUG_CAR
902 bool "Output verbose Cache-as-RAM debug messages"
903 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000904 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000905 help
906 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000907endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000908
Myles Watson80e914ff2010-06-01 19:25:31 +0000909config DEBUG_PIRQ
910 bool "Check PIRQ table consistency"
911 default n
912 depends on GENERATE_PIRQ_TABLE
913 help
914 If unsure, say N.
915
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000916config HAVE_DEBUG_SMBUS
917 def_bool n
918
Uwe Hermann01ce6012010-03-05 10:03:50 +0000919config DEBUG_SMBUS
920 bool "Output verbose SMBus debug messages"
921 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000922 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000923 help
924 This option enables additional SMBus (and SPD) debug messages.
925
926 Note: This option will increase the size of the coreboot image.
927
928 If unsure, say N.
929
930config DEBUG_SMI
931 bool "Output verbose SMI debug messages"
932 default n
933 depends on HAVE_SMI_HANDLER
934 help
935 This option enables additional SMI related debug messages.
936
937 Note: This option will increase the size of the coreboot image.
938
939 If unsure, say N.
940
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000941config DEBUG_SMM_RELOCATION
942 bool "Debug SMM relocation code"
943 default n
944 depends on HAVE_SMI_HANDLER
945 help
946 This option enables additional SMM handler relocation related
947 debug messages.
948
949 Note: This option will increase the size of the coreboot image.
950
951 If unsure, say N.
952
Uwe Hermanna953f372010-11-10 00:14:32 +0000953# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
954# printk(BIOS_DEBUG, ...) calls.
955config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800956 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
957 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000958 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000959 help
960 This option enables additional malloc related debug messages.
961
962 Note: This option will increase the size of the coreboot image.
963
964 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300965
966# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
967# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300968config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800969 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
970 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300971 default n
972 help
973 This option enables additional ACPI related debug messages.
974
975 Note: This option will slightly increase the size of the coreboot image.
976
977 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300978
Uwe Hermanna953f372010-11-10 00:14:32 +0000979# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
980# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000981config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800982 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
983 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000984 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000985 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000986 help
987 This option enables additional x86emu related debug messages.
988
989 Note: This option will increase the time to emulate a ROM.
990
991 If unsure, say N.
992
Uwe Hermann01ce6012010-03-05 10:03:50 +0000993config X86EMU_DEBUG
994 bool "Output verbose x86emu debug messages"
995 default n
996 depends on PCI_OPTION_ROM_RUN_YABEL
997 help
998 This option enables additional x86emu related debug messages.
999
1000 Note: This option will increase the size of the coreboot image.
1001
1002 If unsure, say N.
1003
1004config X86EMU_DEBUG_JMP
1005 bool "Trace JMP/RETF"
1006 default n
1007 depends on X86EMU_DEBUG
1008 help
1009 Print information about JMP and RETF opcodes from x86emu.
1010
1011 Note: This option will increase the size of the coreboot image.
1012
1013 If unsure, say N.
1014
1015config X86EMU_DEBUG_TRACE
1016 bool "Trace all opcodes"
1017 default n
1018 depends on X86EMU_DEBUG
1019 help
1020 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001021
Uwe Hermann01ce6012010-03-05 10:03:50 +00001022 WARNING: This will produce a LOT of output and take a long time.
1023
1024 Note: This option will increase the size of the coreboot image.
1025
1026 If unsure, say N.
1027
1028config X86EMU_DEBUG_PNP
1029 bool "Log Plug&Play accesses"
1030 default n
1031 depends on X86EMU_DEBUG
1032 help
1033 Print Plug And Play accesses made by option ROMs.
1034
1035 Note: This option will increase the size of the coreboot image.
1036
1037 If unsure, say N.
1038
1039config X86EMU_DEBUG_DISK
1040 bool "Log Disk I/O"
1041 default n
1042 depends on X86EMU_DEBUG
1043 help
1044 Print Disk I/O related messages.
1045
1046 Note: This option will increase the size of the coreboot image.
1047
1048 If unsure, say N.
1049
1050config X86EMU_DEBUG_PMM
1051 bool "Log PMM"
1052 default n
1053 depends on X86EMU_DEBUG
1054 help
1055 Print messages related to POST Memory Manager (PMM).
1056
1057 Note: This option will increase the size of the coreboot image.
1058
1059 If unsure, say N.
1060
1061
1062config X86EMU_DEBUG_VBE
1063 bool "Debug VESA BIOS Extensions"
1064 default n
1065 depends on X86EMU_DEBUG
1066 help
1067 Print messages related to VESA BIOS Extension (VBE) functions.
1068
1069 Note: This option will increase the size of the coreboot image.
1070
1071 If unsure, say N.
1072
1073config X86EMU_DEBUG_INT10
1074 bool "Redirect INT10 output to console"
1075 default n
1076 depends on X86EMU_DEBUG
1077 help
1078 Let INT10 (i.e. character output) calls print messages to debug output.
1079
1080 Note: This option will increase the size of the coreboot image.
1081
1082 If unsure, say N.
1083
1084config X86EMU_DEBUG_INTERRUPTS
1085 bool "Log intXX calls"
1086 default n
1087 depends on X86EMU_DEBUG
1088 help
1089 Print messages related to interrupt handling.
1090
1091 Note: This option will increase the size of the coreboot image.
1092
1093 If unsure, say N.
1094
1095config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1096 bool "Log special memory accesses"
1097 default n
1098 depends on X86EMU_DEBUG
1099 help
1100 Print messages related to accesses to certain areas of the virtual
1101 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1102
1103 Note: This option will increase the size of the coreboot image.
1104
1105 If unsure, say N.
1106
1107config X86EMU_DEBUG_MEM
1108 bool "Log all memory accesses"
1109 default n
1110 depends on X86EMU_DEBUG
1111 help
1112 Print memory accesses made by option ROM.
1113 Note: This also includes accesses to fetch instructions.
1114
1115 Note: This option will increase the size of the coreboot image.
1116
1117 If unsure, say N.
1118
1119config X86EMU_DEBUG_IO
1120 bool "Log IO accesses"
1121 default n
1122 depends on X86EMU_DEBUG
1123 help
1124 Print I/O accesses made by option ROM.
1125
1126 Note: This option will increase the size of the coreboot image.
1127
1128 If unsure, say N.
1129
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001130config X86EMU_DEBUG_TIMINGS
1131 bool "Output timing information"
1132 default n
1133 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1134 help
1135 Print timing information needed by i915tool.
1136
1137 If unsure, say N.
1138
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001139config DEBUG_TPM
1140 bool "Output verbose TPM debug messages"
1141 default n
1142 depends on TPM
1143 help
1144 This option enables additional TPM related debug messages.
1145
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001146config DEBUG_SPI_FLASH
1147 bool "Output verbose SPI flash debug messages"
1148 default n
1149 depends on SPI_FLASH
1150 help
1151 This option enables additional SPI flash related debug messages.
1152
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001153config DEBUG_USBDEBUG
1154 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1155 default n
1156 depends on USBDEBUG
1157 help
1158 This option enables additional USB 2.0 debug dongle related messages.
1159
1160 Select this to debug the connection of usbdebug dongle. Note that
1161 you need some other working console to receive the messages.
1162
Stefan Reinauer8e073822012-04-04 00:07:22 +02001163if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1164# Only visible with the right southbridge and loglevel.
1165config DEBUG_INTEL_ME
1166 bool "Verbose logging for Intel Management Engine"
1167 default n
1168 help
1169 Enable verbose logging for Intel Management Engine driver that
1170 is present on Intel 6-series chipsets.
1171endif
1172
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001173config TRACE
1174 bool "Trace function calls"
1175 default n
1176 help
1177 If enabled, every function will print information to console once
1178 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1179 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1180 of calling function. Please note some printk releated functions
1181 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001182
1183config DEBUG_COVERAGE
1184 bool "Debug code coverage"
1185 default n
1186 depends on COVERAGE
1187 help
1188 If enabled, the code coverage hooks in coreboot will output some
1189 information about the coverage data that is dumped.
1190
Uwe Hermann168b11b2009-10-07 16:15:40 +00001191endmenu
1192
Myles Watsond73c1b52009-10-26 15:14:07 +00001193# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001194config ENABLE_APIC_EXT_ID
1195 bool
1196 default n
Myles Watson2e672732009-11-12 16:38:03 +00001197
1198config WARNINGS_ARE_ERRORS
1199 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001200 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001201
Peter Stuge51eafde2010-10-13 06:23:02 +00001202# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1203# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1204# mutually exclusive. One of these options must be selected in the
1205# mainboard Kconfig if the chipset supports enabling and disabling of
1206# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1207# in mainboard/Kconfig to know if the button should be enabled or not.
1208
1209config POWER_BUTTON_DEFAULT_ENABLE
1210 def_bool n
1211 help
1212 Select when the board has a power button which can optionally be
1213 disabled by the user.
1214
1215config POWER_BUTTON_DEFAULT_DISABLE
1216 def_bool n
1217 help
1218 Select when the board has a power button which can optionally be
1219 enabled by the user, e.g. when the board ships with a jumper over
1220 the power switch contacts.
1221
1222config POWER_BUTTON_FORCE_ENABLE
1223 def_bool n
1224 help
1225 Select when the board requires that the power button is always
1226 enabled.
1227
1228config POWER_BUTTON_FORCE_DISABLE
1229 def_bool n
1230 help
1231 Select when the board requires that the power button is always
1232 disabled, e.g. when it has been hardwired to ground.
1233
1234config POWER_BUTTON_IS_OPTIONAL
1235 bool
1236 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1237 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1238 help
1239 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001240
1241config REG_SCRIPT
1242 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001243 default n
1244 help
1245 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001246
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001247config MAX_REBOOT_CNT
1248 int
1249 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001250 help
1251 Internal option that sets the maximum number of bootblock executions allowed
1252 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001253 and switching to the fallback image.