blob: 91a3b29f6311073a238e7fec32a450c4dada25c8 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018## Foundation, Inc.
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200221 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200229 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200232 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200233 help
234 The reloctable ramstage support allows for the ramstage to be built
235 as a relocatable module. The stage loader can identify a place
236 out of the OS way so that copying memory is unnecessary during an S3
237 wake. When selecting this option the romstage is responsible for
238 determing a stack location to use for loading the ramstage.
239
240config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
241 depends on RELOCATABLE_RAMSTAGE
242 bool "Cache the relocated ramstage outside of cbmem."
243 default n
244 help
245 The relocated ramstage is saved in an area specified by the
246 by the board and/or chipset.
247
Aaron Durbin0424c952015-03-28 23:56:22 -0500248config FLASHMAP_OFFSET
249 hex "Flash Map Offset"
250 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
251 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
252 default CBFS_SIZE if !ARCH_X86
253 default 0
254 help
255 Offset of flash map in firmware image
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257choice
258 prompt "Bootblock behaviour"
259 default BOOTBLOCK_SIMPLE
260
261config BOOTBLOCK_SIMPLE
262 bool "Always load fallback"
263
264config BOOTBLOCK_NORMAL
265 bool "Switch to normal if CMOS says so"
266
267endchoice
268
269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
277 depends on EXPERT
278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
281
Stefan Reinauer58470e32014-10-17 13:08:36 +0200282config UPDATE_IMAGE
283 bool "Update existing coreboot.rom image"
284 default n
285 help
286 If this option is enabled, no new coreboot.rom file
287 is created. Instead it is expected that there already
288 is a suitable file for further processing.
289 The bootblock will not be modified.
290
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700291config GENERIC_GPIO_LIB
292 bool
293 default n
294 help
295 If enabled, compile the generic GPIO library. A "generic" GPIO
296 implies configurability usually found on SoCs, particularly the
297 ability to control internal pull resistors.
298
299config BOARD_ID_AUTO
300 bool
301 default n
302 help
303 Mainboards that can read a board ID from the hardware straps
304 (ie. GPIO) select this configuration option.
305
306config BOARD_ID_MANUAL
307 bool "Add board ID file to CBFS"
308 default n
309 depends on !BOARD_ID_AUTO
310 help
311 If you want to maintain a board ID, but the hardware does not
312 have straps to automatically determine the ID, you can say Y
313 here and add a file named 'board_id' to CBFS. If you don't know
314 what this is about, say N.
315
316config BOARD_ID_STRING
317 string "Board ID"
318 default "(none)"
319 depends on BOARD_ID_MANUAL
320 help
321 This string is placed in the 'board_id' CBFS file for indicating
322 board type.
323
David Hendricks627b3bd2014-11-03 17:42:09 -0800324config RAM_CODE_SUPPORT
325 bool "Discover RAM configuration code and store it in coreboot table"
326 default n
327 help
328 If enabled, coreboot discovers RAM configuration (value obtained by
329 reading board straps) and stores it in coreboot table.
330
Uwe Hermannc04be932009-10-05 13:55:28 +0000331endmenu
332
Alexander Couzens77103792015-04-16 02:03:26 +0200333source "src/acpi/Kconfig"
334
Martin Roth026e4dc2015-06-19 23:17:15 -0600335menu "Mainboard"
336
Stefan Reinauera48ca842015-04-04 01:58:28 +0200337source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000338
Martin Roth026e4dc2015-06-19 23:17:15 -0600339config CBFS_SIZE
340 hex "Size of CBFS filesystem in ROM"
341 default 0x100000 if NORTHBRIDGE_INTEL_GM45 || NORTHBRIDGE_INTEL_SANDYBRIDGE || \
342 NORTHBRIDGE_INTEL_IVYBRIDGE || NORTHBRIDGE_INTEL_IVYBRIDGE_NATIVE || \
343 NORTHBRIDGE_INTEL_SANDYBRIDGE_NATIVE || NORTHBRIDGE_INTEL_FSP_SANDYBRIDGE || \
344 NORTHBRIDGE_INTEL_FSP_IVYBRIDGE || NORTHBRIDGE_INTEL_HASWELL || \
345 NORTHBRIDGE_INTEL_NEHALEM || SOC_INTEL_BAYTRAIL || SOC_INTEL_BRASWELL || \
346 SOC_INTEL_BROADWELL
347 default 0x200000 if SOC_INTEL_FSP_BAYTRAIL
348 default ROM_SIZE
349 help
350 This is the part of the ROM actually managed by CBFS, located at the
351 end of the ROM (passed through cbfstool -o) on x86 and at at the start
352 of the ROM (passed through cbfstool -s) everywhere else. It defaults
353 to span the whole ROM on all but Intel systems that use an Intel Firmware
354 Descriptor. It can be overridden to make coreboot live alongside other
355 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
356 binaries.
357
358endmenu
359
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200360config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600361 default n
362 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200363
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000364menu "Chipset"
365
Duncan Lauried2119762015-06-08 18:11:56 -0700366comment "SoC"
367source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000368comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200369source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000370comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200371source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000372comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200373source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000374comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200375source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000376comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200377source "src/ec/acpi/Kconfig"
378source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600379source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000380
Martin Rothe1523ec2015-06-19 22:30:43 -0600381source "src/vendorcode/*/Kconfig"
382source "src/arch/*/Kconfig"
383
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000384endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000385
Stefan Reinauera48ca842015-04-04 01:58:28 +0200386source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800387
Rudolf Marekd9c25492010-05-16 15:31:53 +0000388menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200389source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000390endmenu
391
Patrick Georgi0770f252015-04-22 13:28:21 +0200392config RTC
393 bool
394 default n
395
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700396config TPM
397 bool
398 default n
399 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700400 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700401 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700402 help
403 Enable this option to enable TPM support in coreboot.
404
405 If unsure, say N.
406
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300407config RAMTOP
408 hex
409 default 0x200000
410 depends on ARCH_X86
411
Patrick Georgi0588d192009-08-12 15:00:51 +0000412config HEAP_SIZE
413 hex
Myles Watson04000f42009-10-16 19:12:49 +0000414 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000415
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700416config STACK_SIZE
417 hex
Julius Werner89be1542014-12-18 19:24:48 -0800418 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700419 default 0x1000
420
Patrick Georgi0588d192009-08-12 15:00:51 +0000421config MAX_CPUS
422 int
423 default 1
424
425config MMCONF_SUPPORT_DEFAULT
426 bool
427 default n
428
429config MMCONF_SUPPORT
430 bool
431 default n
432
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200433config BOOTMODE_STRAPS
434 bool
435 default n
436
Stefan Reinauera48ca842015-04-04 01:58:28 +0200437source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000438
439config HAVE_ACPI_RESUME
440 bool
441 default n
442
Patrick Georgi0588d192009-08-12 15:00:51 +0000443config HAVE_HARD_RESET
444 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000445 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000446 help
447 This variable specifies whether a given board has a hard_reset
448 function, no matter if it's provided by board code or chipset code.
449
Aaron Durbina4217912013-04-29 22:31:51 -0500450config HAVE_MONOTONIC_TIMER
451 def_bool n
452 help
453 The board/chipset provides a monotonic timer.
454
Aaron Durbine5e36302014-09-25 10:05:15 -0500455config GENERIC_UDELAY
456 def_bool n
457 depends on HAVE_MONOTONIC_TIMER
458 help
459 The board/chipset uses a generic udelay function utilizing the
460 monotonic timer.
461
Aaron Durbin340ca912013-04-30 09:58:12 -0500462config TIMER_QUEUE
463 def_bool n
464 depends on HAVE_MONOTONIC_TIMER
465 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300466 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500467
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500468config COOP_MULTITASKING
469 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500470 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500471 help
472 Cooperative multitasking allows callbacks to be multiplexed on the
473 main thread of ramstage. With this enabled it allows for multiple
474 execution paths to take place when they have udelay() calls within
475 their code.
476
477config NUM_THREADS
478 int
479 default 4
480 depends on COOP_MULTITASKING
481 help
482 How many execution threads to cooperatively multitask with.
483
Patrick Georgi0588d192009-08-12 15:00:51 +0000484config HAVE_OPTION_TABLE
485 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000486 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000487 help
488 This variable specifies whether a given board has a cmos.layout
489 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000490 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000491
Patrick Georgi0588d192009-08-12 15:00:51 +0000492config PIRQ_ROUTE
493 bool
494 default n
495
496config HAVE_SMI_HANDLER
497 bool
498 default n
499
500config PCI_IO_CFG_EXT
501 bool
502 default n
503
504config IOAPIC
505 bool
506 default n
507
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200508config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700509 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200510 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700511
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000512# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000513config VIDEO_MB
514 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000515 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000516
Myles Watson45bb25f2009-09-22 18:49:08 +0000517config USE_WATCHDOG_ON_BOOT
518 bool
519 default n
520
521config VGA
522 bool
523 default n
524 help
525 Build board-specific VGA code.
526
527config GFXUMA
528 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000529 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000530 help
531 Enable Unified Memory Architecture for graphics.
532
Myles Watsonb8e20272009-10-15 13:35:47 +0000533config HAVE_ACPI_TABLES
534 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000535 help
536 This variable specifies whether a given board has ACPI table support.
537 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000538
539config HAVE_MP_TABLE
540 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000541 help
542 This variable specifies whether a given board has MP table support.
543 It is usually set in mainboard/*/Kconfig.
544 Whether or not the MP table is actually generated by coreboot
545 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000546
547config HAVE_PIRQ_TABLE
548 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000549 help
550 This variable specifies whether a given board has PIRQ table support.
551 It is usually set in mainboard/*/Kconfig.
552 Whether or not the PIRQ table is actually generated by coreboot
553 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000554
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500555config MAX_PIRQ_LINKS
556 int
557 default 4
558 help
559 This variable specifies the number of PIRQ interrupt links which are
560 routable. On most chipsets, this is 4, INTA through INTD. Some
561 chipsets offer more than four links, commonly up to INTH. They may
562 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
563 table specifies links greater than 4, pirq_route_irqs will not
564 function properly, unless this variable is correctly set.
565
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200566config COMMON_FADT
567 bool
568 default n
569
Myles Watsond73c1b52009-10-26 15:14:07 +0000570#These Options are here to avoid "undefined" warnings.
571#The actual selection and help texts are in the following menu.
572
Uwe Hermann168b11b2009-10-07 16:15:40 +0000573menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000574
Myles Watsonb8e20272009-10-15 13:35:47 +0000575config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800576 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
577 bool
578 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000579 help
580 Generate an MP table (conforming to the Intel MultiProcessor
581 specification 1.4) for this board.
582
583 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000584
Myles Watsonb8e20272009-10-15 13:35:47 +0000585config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800586 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
587 bool
588 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000589 help
590 Generate a PIRQ table for this board.
591
592 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000593
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200594config GENERATE_SMBIOS_TABLES
595 depends on ARCH_X86
596 bool "Generate SMBIOS tables"
597 default y
598 help
599 Generate SMBIOS tables for this board.
600
601 If unsure, say Y.
602
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200603config SMBIOS_PROVIDED_BY_MOBO
604 bool
605 default n
606
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200607config MAINBOARD_SERIAL_NUMBER
608 string "SMBIOS Serial Number"
609 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200610 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200611 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600612 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200613 The Serial Number to store in SMBIOS structures.
614
615config MAINBOARD_VERSION
616 string "SMBIOS Version Number"
617 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200618 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200619 default "1.0"
620 help
621 The Version Number to store in SMBIOS structures.
622
623config MAINBOARD_SMBIOS_MANUFACTURER
624 string "SMBIOS Manufacturer"
625 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200626 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200627 default MAINBOARD_VENDOR
628 help
629 Override the default Manufacturer stored in SMBIOS structures.
630
631config MAINBOARD_SMBIOS_PRODUCT_NAME
632 string "SMBIOS Product name"
633 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200634 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200635 default MAINBOARD_PART_NUMBER
636 help
637 Override the default Product name stored in SMBIOS structures.
638
Myles Watson45bb25f2009-09-22 18:49:08 +0000639endmenu
640
Patrick Georgi0588d192009-08-12 15:00:51 +0000641menu "Payload"
642
Patrick Georgi0588d192009-08-12 15:00:51 +0000643choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000644 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000645 default PAYLOAD_NONE if !ARCH_X86
646 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000647
Uwe Hermann168b11b2009-10-07 16:15:40 +0000648config PAYLOAD_NONE
649 bool "None"
650 help
651 Select this option if you want to create an "empty" coreboot
652 ROM image for a certain mainboard, i.e. a coreboot ROM image
653 which does not yet contain a payload.
654
655 For such an image to be useful, you have to use 'cbfstool'
656 to add a payload to the ROM image later.
657
Patrick Georgi0588d192009-08-12 15:00:51 +0000658config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000659 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000660 help
661 Select this option if you have a payload image (an ELF file)
662 which coreboot should run as soon as the basic hardware
663 initialization is completed.
664
665 You will be able to specify the location and file name of the
666 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000667
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200668config PAYLOAD_LINUX
669 bool "A Linux payload"
670 help
671 Select this option if you have a Linux bzImage which coreboot
672 should run as soon as the basic hardware initialization
673 is completed.
674
675 You will be able to specify the location and file name of the
676 payload image later.
677
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000678config PAYLOAD_SEABIOS
679 bool "SeaBIOS"
680 depends on ARCH_X86
681 help
682 Select this option if you want to build a coreboot image
683 with a SeaBIOS payload. If you don't know what this is
684 about, just leave it enabled.
685
686 See http://coreboot.org/Payloads for more information.
687
Stefan Reinauere50952f2011-04-15 03:34:05 +0000688config PAYLOAD_FILO
689 bool "FILO"
690 help
691 Select this option if you want to build a coreboot image
692 with a FILO payload. If you don't know what this is
693 about, just leave it enabled.
694
695 See http://coreboot.org/Payloads for more information.
696
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100697config PAYLOAD_GRUB2
698 bool "GRUB2"
699 help
700 Select this option if you want to build a coreboot image
701 with a GRUB2 payload. If you don't know what this is
702 about, just leave it enabled.
703
704 See http://coreboot.org/Payloads for more information.
705
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800706config PAYLOAD_TIANOCORE
707 bool "Tiano Core"
708 help
709 Select this option if you want to build a coreboot image
710 with a Tiano Core payload. If you don't know what this is
711 about, just leave it enabled.
712
713 See http://coreboot.org/Payloads for more information.
714
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000715endchoice
716
717choice
718 prompt "SeaBIOS version"
719 default SEABIOS_STABLE
720 depends on PAYLOAD_SEABIOS
721
722config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000723 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000724 help
725 Stable SeaBIOS version
726config SEABIOS_MASTER
727 bool "master"
728 help
729 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200730
Patrick Georgi0588d192009-08-12 15:00:51 +0000731endchoice
732
Peter Stugef0408582013-07-09 19:43:09 +0200733config SEABIOS_PS2_TIMEOUT
734 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200735 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200736 depends on EXPERT
737 int
738 help
739 Some PS/2 keyboard controllers don't respond to commands immediately
740 after powering on. This specifies how long SeaBIOS will wait for the
741 keyboard controller to become ready before giving up.
742
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000743config SEABIOS_THREAD_OPTIONROMS
744 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
745 default n
746 bool
747 help
748 Allow hardware init to run in parallel with optionrom execution.
749
750 This can reduce boot time, but can cause some timing
751 variations during option ROM code execution. It is not
752 known if all option ROMs will behave properly with this option.
753
Martin Roth4d7d25f2014-07-25 14:39:05 -0600754config SEABIOS_MALLOC_UPPERMEMORY
755 bool
756 default y
757 depends on PAYLOAD_SEABIOS
758 help
759 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
760 "low memory" allocations. If this is not selected, the memory is
761 instead allocated from the "9-segment" (0x90000-0xa0000).
762 This is not typically needed, but may be required on some platforms
763 to allow USB and SATA buffers to be written correctly by the
764 hardware. In general, if this is desired, the option will be
765 set to 'N' by the chipset Kconfig.
766
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000767config SEABIOS_VGA_COREBOOT
768 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
769 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600770 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000771 bool
772 help
773 Coreboot can initialize the GPU of some mainboards.
774
775 After initializing the GPU, the information about it can be passed to the payload.
776 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
777
Stefan Reinauere50952f2011-04-15 03:34:05 +0000778choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100779 prompt "GRUB2 version"
780 default GRUB2_MASTER
781 depends on PAYLOAD_GRUB2
782
783config GRUB2_MASTER
784 bool "HEAD"
785 help
786 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200787
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100788endchoice
789
790choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000791 prompt "FILO version"
792 default FILO_STABLE
793 depends on PAYLOAD_FILO
794
795config FILO_STABLE
796 bool "0.6.0"
797 help
798 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200799
Stefan Reinauere50952f2011-04-15 03:34:05 +0000800config FILO_MASTER
801 bool "HEAD"
802 help
803 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200804
Stefan Reinauere50952f2011-04-15 03:34:05 +0000805endchoice
806
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000807config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000808 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000809 depends on PAYLOAD_ELF
810 default "payload.elf"
811 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000812 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000813
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000814config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200815 string "Linux path and filename"
816 depends on PAYLOAD_LINUX
817 default "bzImage"
818 help
819 The path and filename of the bzImage kernel to use as payload.
820
821config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000822 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200823 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000824
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000825config PAYLOAD_VGABIOS_FILE
826 string
827 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
828 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
829
Stefan Reinauere50952f2011-04-15 03:34:05 +0000830config PAYLOAD_FILE
831 depends on PAYLOAD_FILO
832 default "payloads/external/FILO/filo/build/filo.elf"
833
Stefan Reinauer275fb632013-02-05 13:58:29 -0800834config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100835 depends on PAYLOAD_GRUB2
836 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
837
838config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800839 string "Tianocore firmware volume"
840 depends on PAYLOAD_TIANOCORE
841 default "COREBOOT.fd"
842 help
843 The result of a corebootPkg build
844
Uwe Hermann168b11b2009-10-07 16:15:40 +0000845# TODO: Defined if no payload? Breaks build?
846config COMPRESSED_PAYLOAD_LZMA
847 bool "Use LZMA compression for payloads"
848 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100849 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000850 help
851 In order to reduce the size payloads take up in the ROM chip
852 coreboot can compress them using the LZMA algorithm.
853
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200854config LINUX_COMMAND_LINE
855 string "Linux command line"
856 depends on PAYLOAD_LINUX
857 default ""
858 help
859 A command line to add to the Linux kernel.
860
861config LINUX_INITRD
862 string "Linux initrd"
863 depends on PAYLOAD_LINUX
864 default ""
865 help
866 An initrd image to add to the Linux kernel.
867
Peter Stugea758ca22009-09-17 16:21:31 +0000868endmenu
869
Uwe Hermann168b11b2009-10-07 16:15:40 +0000870menu "Debugging"
871
872# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000873config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000874 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200875 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000876 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000877 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000878 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000879
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200880config GDB_WAIT
881 bool "Wait for a GDB connection"
882 default n
883 depends on GDB_STUB
884 help
885 If enabled, coreboot will wait for a GDB connection.
886
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800887config FATAL_ASSERTS
888 bool "Halt when hitting a BUG() or assertion error"
889 default n
890 help
891 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
892
Stefan Reinauerfe422182012-05-02 16:33:18 -0700893config DEBUG_CBFS
894 bool "Output verbose CBFS debug messages"
895 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700896 help
897 This option enables additional CBFS related debug messages.
898
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000899config HAVE_DEBUG_RAM_SETUP
900 def_bool n
901
Uwe Hermann01ce6012010-03-05 10:03:50 +0000902config DEBUG_RAM_SETUP
903 bool "Output verbose RAM init debug messages"
904 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000905 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000906 help
907 This option enables additional RAM init related debug messages.
908 It is recommended to enable this when debugging issues on your
909 board which might be RAM init related.
910
911 Note: This option will increase the size of the coreboot image.
912
913 If unsure, say N.
914
Patrick Georgie82618d2010-10-01 14:50:12 +0000915config HAVE_DEBUG_CAR
916 def_bool n
917
Peter Stuge5015f792010-11-10 02:00:32 +0000918config DEBUG_CAR
919 def_bool n
920 depends on HAVE_DEBUG_CAR
921
922if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000923# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
924# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000925config DEBUG_CAR
926 bool "Output verbose Cache-as-RAM debug messages"
927 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000928 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000929 help
930 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000931endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000932
Myles Watson80e914ff2010-06-01 19:25:31 +0000933config DEBUG_PIRQ
934 bool "Check PIRQ table consistency"
935 default n
936 depends on GENERATE_PIRQ_TABLE
937 help
938 If unsure, say N.
939
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000940config HAVE_DEBUG_SMBUS
941 def_bool n
942
Uwe Hermann01ce6012010-03-05 10:03:50 +0000943config DEBUG_SMBUS
944 bool "Output verbose SMBus debug messages"
945 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000946 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000947 help
948 This option enables additional SMBus (and SPD) debug messages.
949
950 Note: This option will increase the size of the coreboot image.
951
952 If unsure, say N.
953
954config DEBUG_SMI
955 bool "Output verbose SMI debug messages"
956 default n
957 depends on HAVE_SMI_HANDLER
958 help
959 This option enables additional SMI related debug messages.
960
961 Note: This option will increase the size of the coreboot image.
962
963 If unsure, say N.
964
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000965config DEBUG_SMM_RELOCATION
966 bool "Debug SMM relocation code"
967 default n
968 depends on HAVE_SMI_HANDLER
969 help
970 This option enables additional SMM handler relocation related
971 debug messages.
972
973 Note: This option will increase the size of the coreboot image.
974
975 If unsure, say N.
976
Uwe Hermanna953f372010-11-10 00:14:32 +0000977# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
978# printk(BIOS_DEBUG, ...) calls.
979config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800980 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
981 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000982 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000983 help
984 This option enables additional malloc related debug messages.
985
986 Note: This option will increase the size of the coreboot image.
987
988 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300989
990# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
991# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300992config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800993 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
994 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300995 default n
996 help
997 This option enables additional ACPI related debug messages.
998
999 Note: This option will slightly increase the size of the coreboot image.
1000
1001 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +03001002
Uwe Hermanna953f372010-11-10 00:14:32 +00001003# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1004# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001005config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -08001006 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
1007 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001008 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001009 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001010 help
1011 This option enables additional x86emu related debug messages.
1012
1013 Note: This option will increase the time to emulate a ROM.
1014
1015 If unsure, say N.
1016
Uwe Hermann01ce6012010-03-05 10:03:50 +00001017config X86EMU_DEBUG
1018 bool "Output verbose x86emu debug messages"
1019 default n
1020 depends on PCI_OPTION_ROM_RUN_YABEL
1021 help
1022 This option enables additional x86emu related debug messages.
1023
1024 Note: This option will increase the size of the coreboot image.
1025
1026 If unsure, say N.
1027
1028config X86EMU_DEBUG_JMP
1029 bool "Trace JMP/RETF"
1030 default n
1031 depends on X86EMU_DEBUG
1032 help
1033 Print information about JMP and RETF opcodes from x86emu.
1034
1035 Note: This option will increase the size of the coreboot image.
1036
1037 If unsure, say N.
1038
1039config X86EMU_DEBUG_TRACE
1040 bool "Trace all opcodes"
1041 default n
1042 depends on X86EMU_DEBUG
1043 help
1044 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001045
Uwe Hermann01ce6012010-03-05 10:03:50 +00001046 WARNING: This will produce a LOT of output and take a long time.
1047
1048 Note: This option will increase the size of the coreboot image.
1049
1050 If unsure, say N.
1051
1052config X86EMU_DEBUG_PNP
1053 bool "Log Plug&Play accesses"
1054 default n
1055 depends on X86EMU_DEBUG
1056 help
1057 Print Plug And Play accesses made by option ROMs.
1058
1059 Note: This option will increase the size of the coreboot image.
1060
1061 If unsure, say N.
1062
1063config X86EMU_DEBUG_DISK
1064 bool "Log Disk I/O"
1065 default n
1066 depends on X86EMU_DEBUG
1067 help
1068 Print Disk I/O related messages.
1069
1070 Note: This option will increase the size of the coreboot image.
1071
1072 If unsure, say N.
1073
1074config X86EMU_DEBUG_PMM
1075 bool "Log PMM"
1076 default n
1077 depends on X86EMU_DEBUG
1078 help
1079 Print messages related to POST Memory Manager (PMM).
1080
1081 Note: This option will increase the size of the coreboot image.
1082
1083 If unsure, say N.
1084
1085
1086config X86EMU_DEBUG_VBE
1087 bool "Debug VESA BIOS Extensions"
1088 default n
1089 depends on X86EMU_DEBUG
1090 help
1091 Print messages related to VESA BIOS Extension (VBE) functions.
1092
1093 Note: This option will increase the size of the coreboot image.
1094
1095 If unsure, say N.
1096
1097config X86EMU_DEBUG_INT10
1098 bool "Redirect INT10 output to console"
1099 default n
1100 depends on X86EMU_DEBUG
1101 help
1102 Let INT10 (i.e. character output) calls print messages to debug output.
1103
1104 Note: This option will increase the size of the coreboot image.
1105
1106 If unsure, say N.
1107
1108config X86EMU_DEBUG_INTERRUPTS
1109 bool "Log intXX calls"
1110 default n
1111 depends on X86EMU_DEBUG
1112 help
1113 Print messages related to interrupt handling.
1114
1115 Note: This option will increase the size of the coreboot image.
1116
1117 If unsure, say N.
1118
1119config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1120 bool "Log special memory accesses"
1121 default n
1122 depends on X86EMU_DEBUG
1123 help
1124 Print messages related to accesses to certain areas of the virtual
1125 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1126
1127 Note: This option will increase the size of the coreboot image.
1128
1129 If unsure, say N.
1130
1131config X86EMU_DEBUG_MEM
1132 bool "Log all memory accesses"
1133 default n
1134 depends on X86EMU_DEBUG
1135 help
1136 Print memory accesses made by option ROM.
1137 Note: This also includes accesses to fetch instructions.
1138
1139 Note: This option will increase the size of the coreboot image.
1140
1141 If unsure, say N.
1142
1143config X86EMU_DEBUG_IO
1144 bool "Log IO accesses"
1145 default n
1146 depends on X86EMU_DEBUG
1147 help
1148 Print I/O accesses made by option ROM.
1149
1150 Note: This option will increase the size of the coreboot image.
1151
1152 If unsure, say N.
1153
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001154config X86EMU_DEBUG_TIMINGS
1155 bool "Output timing information"
1156 default n
1157 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1158 help
1159 Print timing information needed by i915tool.
1160
1161 If unsure, say N.
1162
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001163config DEBUG_TPM
1164 bool "Output verbose TPM debug messages"
1165 default n
1166 depends on TPM
1167 help
1168 This option enables additional TPM related debug messages.
1169
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001170config DEBUG_SPI_FLASH
1171 bool "Output verbose SPI flash debug messages"
1172 default n
1173 depends on SPI_FLASH
1174 help
1175 This option enables additional SPI flash related debug messages.
1176
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001177config DEBUG_USBDEBUG
1178 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1179 default n
1180 depends on USBDEBUG
1181 help
1182 This option enables additional USB 2.0 debug dongle related messages.
1183
1184 Select this to debug the connection of usbdebug dongle. Note that
1185 you need some other working console to receive the messages.
1186
Stefan Reinauer8e073822012-04-04 00:07:22 +02001187if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1188# Only visible with the right southbridge and loglevel.
1189config DEBUG_INTEL_ME
1190 bool "Verbose logging for Intel Management Engine"
1191 default n
1192 help
1193 Enable verbose logging for Intel Management Engine driver that
1194 is present on Intel 6-series chipsets.
1195endif
1196
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001197config TRACE
1198 bool "Trace function calls"
1199 default n
1200 help
1201 If enabled, every function will print information to console once
1202 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1203 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1204 of calling function. Please note some printk releated functions
1205 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001206
1207config DEBUG_COVERAGE
1208 bool "Debug code coverage"
1209 default n
1210 depends on COVERAGE
1211 help
1212 If enabled, the code coverage hooks in coreboot will output some
1213 information about the coverage data that is dumped.
1214
Uwe Hermann168b11b2009-10-07 16:15:40 +00001215endmenu
1216
Myles Watsond73c1b52009-10-26 15:14:07 +00001217# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001218config ENABLE_APIC_EXT_ID
1219 bool
1220 default n
Myles Watson2e672732009-11-12 16:38:03 +00001221
1222config WARNINGS_ARE_ERRORS
1223 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001224 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001225
Peter Stuge51eafde2010-10-13 06:23:02 +00001226# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1227# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1228# mutually exclusive. One of these options must be selected in the
1229# mainboard Kconfig if the chipset supports enabling and disabling of
1230# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1231# in mainboard/Kconfig to know if the button should be enabled or not.
1232
1233config POWER_BUTTON_DEFAULT_ENABLE
1234 def_bool n
1235 help
1236 Select when the board has a power button which can optionally be
1237 disabled by the user.
1238
1239config POWER_BUTTON_DEFAULT_DISABLE
1240 def_bool n
1241 help
1242 Select when the board has a power button which can optionally be
1243 enabled by the user, e.g. when the board ships with a jumper over
1244 the power switch contacts.
1245
1246config POWER_BUTTON_FORCE_ENABLE
1247 def_bool n
1248 help
1249 Select when the board requires that the power button is always
1250 enabled.
1251
1252config POWER_BUTTON_FORCE_DISABLE
1253 def_bool n
1254 help
1255 Select when the board requires that the power button is always
1256 disabled, e.g. when it has been hardwired to ground.
1257
1258config POWER_BUTTON_IS_OPTIONAL
1259 bool
1260 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1261 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1262 help
1263 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001264
1265config REG_SCRIPT
1266 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001267 default n
1268 help
1269 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001270
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001271config MAX_REBOOT_CNT
1272 int
1273 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001274 help
1275 Internal option that sets the maximum number of bootblock executions allowed
1276 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001277 and switching to the fallback image.