blob: c282d21757e02dd19068a752e39dbfc2c5420828 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018## Foundation, Inc.
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200221 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200229 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200232 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200233 help
234 The reloctable ramstage support allows for the ramstage to be built
235 as a relocatable module. The stage loader can identify a place
236 out of the OS way so that copying memory is unnecessary during an S3
237 wake. When selecting this option the romstage is responsible for
238 determing a stack location to use for loading the ramstage.
239
240config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
241 depends on RELOCATABLE_RAMSTAGE
242 bool "Cache the relocated ramstage outside of cbmem."
243 default n
244 help
245 The relocated ramstage is saved in an area specified by the
246 by the board and/or chipset.
247
Aaron Durbin0424c952015-03-28 23:56:22 -0500248config FLASHMAP_OFFSET
249 hex "Flash Map Offset"
250 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
251 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
252 default CBFS_SIZE if !ARCH_X86
253 default 0
254 help
255 Offset of flash map in firmware image
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257choice
258 prompt "Bootblock behaviour"
259 default BOOTBLOCK_SIMPLE
260
261config BOOTBLOCK_SIMPLE
262 bool "Always load fallback"
263
264config BOOTBLOCK_NORMAL
265 bool "Switch to normal if CMOS says so"
266
267endchoice
268
269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
277 depends on EXPERT
278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
281
Stefan Reinauer58470e32014-10-17 13:08:36 +0200282config UPDATE_IMAGE
283 bool "Update existing coreboot.rom image"
284 default n
285 help
286 If this option is enabled, no new coreboot.rom file
287 is created. Instead it is expected that there already
288 is a suitable file for further processing.
289 The bootblock will not be modified.
290
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700291config GENERIC_GPIO_LIB
292 bool
293 default n
294 help
295 If enabled, compile the generic GPIO library. A "generic" GPIO
296 implies configurability usually found on SoCs, particularly the
297 ability to control internal pull resistors.
298
299config BOARD_ID_AUTO
300 bool
301 default n
302 help
303 Mainboards that can read a board ID from the hardware straps
304 (ie. GPIO) select this configuration option.
305
306config BOARD_ID_MANUAL
307 bool "Add board ID file to CBFS"
308 default n
309 depends on !BOARD_ID_AUTO
310 help
311 If you want to maintain a board ID, but the hardware does not
312 have straps to automatically determine the ID, you can say Y
313 here and add a file named 'board_id' to CBFS. If you don't know
314 what this is about, say N.
315
316config BOARD_ID_STRING
317 string "Board ID"
318 default "(none)"
319 depends on BOARD_ID_MANUAL
320 help
321 This string is placed in the 'board_id' CBFS file for indicating
322 board type.
323
David Hendricks627b3bd2014-11-03 17:42:09 -0800324config RAM_CODE_SUPPORT
325 bool "Discover RAM configuration code and store it in coreboot table"
326 default n
327 help
328 If enabled, coreboot discovers RAM configuration (value obtained by
329 reading board straps) and stores it in coreboot table.
330
Uwe Hermannc04be932009-10-05 13:55:28 +0000331endmenu
332
Alexander Couzens77103792015-04-16 02:03:26 +0200333source "src/acpi/Kconfig"
334
Stefan Reinauera48ca842015-04-04 01:58:28 +0200335source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000336
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200337config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600338 default n
339 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200340
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000341menu "Chipset"
342
Duncan Lauried2119762015-06-08 18:11:56 -0700343comment "SoC"
344source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000345comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200346source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000347comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200348source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000349comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200350source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000351comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200352source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000353comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200354source "src/ec/acpi/Kconfig"
355source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600356source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000357
Martin Rothe1523ec2015-06-19 22:30:43 -0600358source "src/vendorcode/*/Kconfig"
359source "src/arch/*/Kconfig"
360
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000361endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000362
Stefan Reinauera48ca842015-04-04 01:58:28 +0200363source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800364
Rudolf Marekd9c25492010-05-16 15:31:53 +0000365menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200366source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000367endmenu
368
Patrick Georgi0770f252015-04-22 13:28:21 +0200369config RTC
370 bool
371 default n
372
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700373config TPM
374 bool
375 default n
376 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700377 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700378 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700379 help
380 Enable this option to enable TPM support in coreboot.
381
382 If unsure, say N.
383
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300384config RAMTOP
385 hex
386 default 0x200000
387 depends on ARCH_X86
388
Patrick Georgi0588d192009-08-12 15:00:51 +0000389config HEAP_SIZE
390 hex
Myles Watson04000f42009-10-16 19:12:49 +0000391 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000392
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700393config STACK_SIZE
394 hex
Julius Werner89be1542014-12-18 19:24:48 -0800395 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700396 default 0x1000
397
Patrick Georgi0588d192009-08-12 15:00:51 +0000398config MAX_CPUS
399 int
400 default 1
401
402config MMCONF_SUPPORT_DEFAULT
403 bool
404 default n
405
406config MMCONF_SUPPORT
407 bool
408 default n
409
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200410config BOOTMODE_STRAPS
411 bool
412 default n
413
Stefan Reinauera48ca842015-04-04 01:58:28 +0200414source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000415
416config HAVE_ACPI_RESUME
417 bool
418 default n
419
Patrick Georgi0588d192009-08-12 15:00:51 +0000420config HAVE_HARD_RESET
421 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000422 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000423 help
424 This variable specifies whether a given board has a hard_reset
425 function, no matter if it's provided by board code or chipset code.
426
Aaron Durbina4217912013-04-29 22:31:51 -0500427config HAVE_MONOTONIC_TIMER
428 def_bool n
429 help
430 The board/chipset provides a monotonic timer.
431
Aaron Durbine5e36302014-09-25 10:05:15 -0500432config GENERIC_UDELAY
433 def_bool n
434 depends on HAVE_MONOTONIC_TIMER
435 help
436 The board/chipset uses a generic udelay function utilizing the
437 monotonic timer.
438
Aaron Durbin340ca912013-04-30 09:58:12 -0500439config TIMER_QUEUE
440 def_bool n
441 depends on HAVE_MONOTONIC_TIMER
442 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300443 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500444
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500445config COOP_MULTITASKING
446 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500447 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500448 help
449 Cooperative multitasking allows callbacks to be multiplexed on the
450 main thread of ramstage. With this enabled it allows for multiple
451 execution paths to take place when they have udelay() calls within
452 their code.
453
454config NUM_THREADS
455 int
456 default 4
457 depends on COOP_MULTITASKING
458 help
459 How many execution threads to cooperatively multitask with.
460
Patrick Georgi0588d192009-08-12 15:00:51 +0000461config HAVE_OPTION_TABLE
462 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000463 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000464 help
465 This variable specifies whether a given board has a cmos.layout
466 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000467 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000468
Patrick Georgi0588d192009-08-12 15:00:51 +0000469config PIRQ_ROUTE
470 bool
471 default n
472
473config HAVE_SMI_HANDLER
474 bool
475 default n
476
477config PCI_IO_CFG_EXT
478 bool
479 default n
480
481config IOAPIC
482 bool
483 default n
484
Stefan Reinauer5b635792012-08-16 14:05:42 -0700485config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800486 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700487 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800488 help
489 This is the part of the ROM actually managed by CBFS, located at the
490 end of the ROM (passed through cbfstool -o) on x86 and at at the start
491 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
492 span the whole ROM but can be overwritten to make coreboot live
493 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700494
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200495config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700496 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200497 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700498
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000499# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000500config VIDEO_MB
501 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000502 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000503
Myles Watson45bb25f2009-09-22 18:49:08 +0000504config USE_WATCHDOG_ON_BOOT
505 bool
506 default n
507
508config VGA
509 bool
510 default n
511 help
512 Build board-specific VGA code.
513
514config GFXUMA
515 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000516 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000517 help
518 Enable Unified Memory Architecture for graphics.
519
Myles Watsonb8e20272009-10-15 13:35:47 +0000520config HAVE_ACPI_TABLES
521 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000522 help
523 This variable specifies whether a given board has ACPI table support.
524 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000525
526config HAVE_MP_TABLE
527 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000528 help
529 This variable specifies whether a given board has MP table support.
530 It is usually set in mainboard/*/Kconfig.
531 Whether or not the MP table is actually generated by coreboot
532 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000533
534config HAVE_PIRQ_TABLE
535 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000536 help
537 This variable specifies whether a given board has PIRQ table support.
538 It is usually set in mainboard/*/Kconfig.
539 Whether or not the PIRQ table is actually generated by coreboot
540 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000541
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500542config MAX_PIRQ_LINKS
543 int
544 default 4
545 help
546 This variable specifies the number of PIRQ interrupt links which are
547 routable. On most chipsets, this is 4, INTA through INTD. Some
548 chipsets offer more than four links, commonly up to INTH. They may
549 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
550 table specifies links greater than 4, pirq_route_irqs will not
551 function properly, unless this variable is correctly set.
552
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200553config COMMON_FADT
554 bool
555 default n
556
Myles Watsond73c1b52009-10-26 15:14:07 +0000557#These Options are here to avoid "undefined" warnings.
558#The actual selection and help texts are in the following menu.
559
Uwe Hermann168b11b2009-10-07 16:15:40 +0000560menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000561
Myles Watsonb8e20272009-10-15 13:35:47 +0000562config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800563 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
564 bool
565 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000566 help
567 Generate an MP table (conforming to the Intel MultiProcessor
568 specification 1.4) for this board.
569
570 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000571
Myles Watsonb8e20272009-10-15 13:35:47 +0000572config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800573 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
574 bool
575 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000576 help
577 Generate a PIRQ table for this board.
578
579 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000580
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200581config GENERATE_SMBIOS_TABLES
582 depends on ARCH_X86
583 bool "Generate SMBIOS tables"
584 default y
585 help
586 Generate SMBIOS tables for this board.
587
588 If unsure, say Y.
589
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200590config SMBIOS_PROVIDED_BY_MOBO
591 bool
592 default n
593
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200594config MAINBOARD_SERIAL_NUMBER
595 string "SMBIOS Serial Number"
596 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200597 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200598 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600599 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200600 The Serial Number to store in SMBIOS structures.
601
602config MAINBOARD_VERSION
603 string "SMBIOS Version Number"
604 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200605 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200606 default "1.0"
607 help
608 The Version Number to store in SMBIOS structures.
609
610config MAINBOARD_SMBIOS_MANUFACTURER
611 string "SMBIOS Manufacturer"
612 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200613 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200614 default MAINBOARD_VENDOR
615 help
616 Override the default Manufacturer stored in SMBIOS structures.
617
618config MAINBOARD_SMBIOS_PRODUCT_NAME
619 string "SMBIOS Product name"
620 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200621 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200622 default MAINBOARD_PART_NUMBER
623 help
624 Override the default Product name stored in SMBIOS structures.
625
Myles Watson45bb25f2009-09-22 18:49:08 +0000626endmenu
627
Patrick Georgi0588d192009-08-12 15:00:51 +0000628menu "Payload"
629
Patrick Georgi0588d192009-08-12 15:00:51 +0000630choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000631 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000632 default PAYLOAD_NONE if !ARCH_X86
633 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000634
Uwe Hermann168b11b2009-10-07 16:15:40 +0000635config PAYLOAD_NONE
636 bool "None"
637 help
638 Select this option if you want to create an "empty" coreboot
639 ROM image for a certain mainboard, i.e. a coreboot ROM image
640 which does not yet contain a payload.
641
642 For such an image to be useful, you have to use 'cbfstool'
643 to add a payload to the ROM image later.
644
Patrick Georgi0588d192009-08-12 15:00:51 +0000645config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000646 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000647 help
648 Select this option if you have a payload image (an ELF file)
649 which coreboot should run as soon as the basic hardware
650 initialization is completed.
651
652 You will be able to specify the location and file name of the
653 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000654
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200655config PAYLOAD_LINUX
656 bool "A Linux payload"
657 help
658 Select this option if you have a Linux bzImage which coreboot
659 should run as soon as the basic hardware initialization
660 is completed.
661
662 You will be able to specify the location and file name of the
663 payload image later.
664
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000665config PAYLOAD_SEABIOS
666 bool "SeaBIOS"
667 depends on ARCH_X86
668 help
669 Select this option if you want to build a coreboot image
670 with a SeaBIOS payload. If you don't know what this is
671 about, just leave it enabled.
672
673 See http://coreboot.org/Payloads for more information.
674
Stefan Reinauere50952f2011-04-15 03:34:05 +0000675config PAYLOAD_FILO
676 bool "FILO"
677 help
678 Select this option if you want to build a coreboot image
679 with a FILO payload. If you don't know what this is
680 about, just leave it enabled.
681
682 See http://coreboot.org/Payloads for more information.
683
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100684config PAYLOAD_GRUB2
685 bool "GRUB2"
686 help
687 Select this option if you want to build a coreboot image
688 with a GRUB2 payload. If you don't know what this is
689 about, just leave it enabled.
690
691 See http://coreboot.org/Payloads for more information.
692
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800693config PAYLOAD_TIANOCORE
694 bool "Tiano Core"
695 help
696 Select this option if you want to build a coreboot image
697 with a Tiano Core payload. If you don't know what this is
698 about, just leave it enabled.
699
700 See http://coreboot.org/Payloads for more information.
701
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000702endchoice
703
704choice
705 prompt "SeaBIOS version"
706 default SEABIOS_STABLE
707 depends on PAYLOAD_SEABIOS
708
709config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000710 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000711 help
712 Stable SeaBIOS version
713config SEABIOS_MASTER
714 bool "master"
715 help
716 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200717
Patrick Georgi0588d192009-08-12 15:00:51 +0000718endchoice
719
Peter Stugef0408582013-07-09 19:43:09 +0200720config SEABIOS_PS2_TIMEOUT
721 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200722 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200723 depends on EXPERT
724 int
725 help
726 Some PS/2 keyboard controllers don't respond to commands immediately
727 after powering on. This specifies how long SeaBIOS will wait for the
728 keyboard controller to become ready before giving up.
729
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000730config SEABIOS_THREAD_OPTIONROMS
731 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
732 default n
733 bool
734 help
735 Allow hardware init to run in parallel with optionrom execution.
736
737 This can reduce boot time, but can cause some timing
738 variations during option ROM code execution. It is not
739 known if all option ROMs will behave properly with this option.
740
Martin Roth4d7d25f2014-07-25 14:39:05 -0600741config SEABIOS_MALLOC_UPPERMEMORY
742 bool
743 default y
744 depends on PAYLOAD_SEABIOS
745 help
746 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
747 "low memory" allocations. If this is not selected, the memory is
748 instead allocated from the "9-segment" (0x90000-0xa0000).
749 This is not typically needed, but may be required on some platforms
750 to allow USB and SATA buffers to be written correctly by the
751 hardware. In general, if this is desired, the option will be
752 set to 'N' by the chipset Kconfig.
753
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000754config SEABIOS_VGA_COREBOOT
755 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
756 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600757 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000758 bool
759 help
760 Coreboot can initialize the GPU of some mainboards.
761
762 After initializing the GPU, the information about it can be passed to the payload.
763 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
764
Stefan Reinauere50952f2011-04-15 03:34:05 +0000765choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100766 prompt "GRUB2 version"
767 default GRUB2_MASTER
768 depends on PAYLOAD_GRUB2
769
770config GRUB2_MASTER
771 bool "HEAD"
772 help
773 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200774
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100775endchoice
776
777choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000778 prompt "FILO version"
779 default FILO_STABLE
780 depends on PAYLOAD_FILO
781
782config FILO_STABLE
783 bool "0.6.0"
784 help
785 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200786
Stefan Reinauere50952f2011-04-15 03:34:05 +0000787config FILO_MASTER
788 bool "HEAD"
789 help
790 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200791
Stefan Reinauere50952f2011-04-15 03:34:05 +0000792endchoice
793
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000794config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000795 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000796 depends on PAYLOAD_ELF
797 default "payload.elf"
798 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000799 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000800
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000801config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200802 string "Linux path and filename"
803 depends on PAYLOAD_LINUX
804 default "bzImage"
805 help
806 The path and filename of the bzImage kernel to use as payload.
807
808config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000809 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200810 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000811
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000812config PAYLOAD_VGABIOS_FILE
813 string
814 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
815 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
816
Stefan Reinauere50952f2011-04-15 03:34:05 +0000817config PAYLOAD_FILE
818 depends on PAYLOAD_FILO
819 default "payloads/external/FILO/filo/build/filo.elf"
820
Stefan Reinauer275fb632013-02-05 13:58:29 -0800821config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100822 depends on PAYLOAD_GRUB2
823 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
824
825config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800826 string "Tianocore firmware volume"
827 depends on PAYLOAD_TIANOCORE
828 default "COREBOOT.fd"
829 help
830 The result of a corebootPkg build
831
Uwe Hermann168b11b2009-10-07 16:15:40 +0000832# TODO: Defined if no payload? Breaks build?
833config COMPRESSED_PAYLOAD_LZMA
834 bool "Use LZMA compression for payloads"
835 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100836 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000837 help
838 In order to reduce the size payloads take up in the ROM chip
839 coreboot can compress them using the LZMA algorithm.
840
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200841config LINUX_COMMAND_LINE
842 string "Linux command line"
843 depends on PAYLOAD_LINUX
844 default ""
845 help
846 A command line to add to the Linux kernel.
847
848config LINUX_INITRD
849 string "Linux initrd"
850 depends on PAYLOAD_LINUX
851 default ""
852 help
853 An initrd image to add to the Linux kernel.
854
Peter Stugea758ca22009-09-17 16:21:31 +0000855endmenu
856
Uwe Hermann168b11b2009-10-07 16:15:40 +0000857menu "Debugging"
858
859# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000860config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000861 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200862 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000863 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000864 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000865 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000866
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200867config GDB_WAIT
868 bool "Wait for a GDB connection"
869 default n
870 depends on GDB_STUB
871 help
872 If enabled, coreboot will wait for a GDB connection.
873
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800874config FATAL_ASSERTS
875 bool "Halt when hitting a BUG() or assertion error"
876 default n
877 help
878 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
879
Stefan Reinauerfe422182012-05-02 16:33:18 -0700880config DEBUG_CBFS
881 bool "Output verbose CBFS debug messages"
882 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700883 help
884 This option enables additional CBFS related debug messages.
885
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000886config HAVE_DEBUG_RAM_SETUP
887 def_bool n
888
Uwe Hermann01ce6012010-03-05 10:03:50 +0000889config DEBUG_RAM_SETUP
890 bool "Output verbose RAM init debug messages"
891 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000892 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000893 help
894 This option enables additional RAM init related debug messages.
895 It is recommended to enable this when debugging issues on your
896 board which might be RAM init related.
897
898 Note: This option will increase the size of the coreboot image.
899
900 If unsure, say N.
901
Patrick Georgie82618d2010-10-01 14:50:12 +0000902config HAVE_DEBUG_CAR
903 def_bool n
904
Peter Stuge5015f792010-11-10 02:00:32 +0000905config DEBUG_CAR
906 def_bool n
907 depends on HAVE_DEBUG_CAR
908
909if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000910# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
911# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000912config DEBUG_CAR
913 bool "Output verbose Cache-as-RAM debug messages"
914 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000915 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000916 help
917 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000918endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000919
Myles Watson80e914ff2010-06-01 19:25:31 +0000920config DEBUG_PIRQ
921 bool "Check PIRQ table consistency"
922 default n
923 depends on GENERATE_PIRQ_TABLE
924 help
925 If unsure, say N.
926
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000927config HAVE_DEBUG_SMBUS
928 def_bool n
929
Uwe Hermann01ce6012010-03-05 10:03:50 +0000930config DEBUG_SMBUS
931 bool "Output verbose SMBus debug messages"
932 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000933 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000934 help
935 This option enables additional SMBus (and SPD) debug messages.
936
937 Note: This option will increase the size of the coreboot image.
938
939 If unsure, say N.
940
941config DEBUG_SMI
942 bool "Output verbose SMI debug messages"
943 default n
944 depends on HAVE_SMI_HANDLER
945 help
946 This option enables additional SMI related debug messages.
947
948 Note: This option will increase the size of the coreboot image.
949
950 If unsure, say N.
951
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000952config DEBUG_SMM_RELOCATION
953 bool "Debug SMM relocation code"
954 default n
955 depends on HAVE_SMI_HANDLER
956 help
957 This option enables additional SMM handler relocation related
958 debug messages.
959
960 Note: This option will increase the size of the coreboot image.
961
962 If unsure, say N.
963
Uwe Hermanna953f372010-11-10 00:14:32 +0000964# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
965# printk(BIOS_DEBUG, ...) calls.
966config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800967 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
968 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000969 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000970 help
971 This option enables additional malloc related debug messages.
972
973 Note: This option will increase the size of the coreboot image.
974
975 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300976
977# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
978# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300979config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800980 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
981 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300982 default n
983 help
984 This option enables additional ACPI related debug messages.
985
986 Note: This option will slightly increase the size of the coreboot image.
987
988 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300989
Uwe Hermanna953f372010-11-10 00:14:32 +0000990# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
991# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000992config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800993 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
994 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000995 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000996 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000997 help
998 This option enables additional x86emu related debug messages.
999
1000 Note: This option will increase the time to emulate a ROM.
1001
1002 If unsure, say N.
1003
Uwe Hermann01ce6012010-03-05 10:03:50 +00001004config X86EMU_DEBUG
1005 bool "Output verbose x86emu debug messages"
1006 default n
1007 depends on PCI_OPTION_ROM_RUN_YABEL
1008 help
1009 This option enables additional x86emu related debug messages.
1010
1011 Note: This option will increase the size of the coreboot image.
1012
1013 If unsure, say N.
1014
1015config X86EMU_DEBUG_JMP
1016 bool "Trace JMP/RETF"
1017 default n
1018 depends on X86EMU_DEBUG
1019 help
1020 Print information about JMP and RETF opcodes from x86emu.
1021
1022 Note: This option will increase the size of the coreboot image.
1023
1024 If unsure, say N.
1025
1026config X86EMU_DEBUG_TRACE
1027 bool "Trace all opcodes"
1028 default n
1029 depends on X86EMU_DEBUG
1030 help
1031 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001032
Uwe Hermann01ce6012010-03-05 10:03:50 +00001033 WARNING: This will produce a LOT of output and take a long time.
1034
1035 Note: This option will increase the size of the coreboot image.
1036
1037 If unsure, say N.
1038
1039config X86EMU_DEBUG_PNP
1040 bool "Log Plug&Play accesses"
1041 default n
1042 depends on X86EMU_DEBUG
1043 help
1044 Print Plug And Play accesses made by option ROMs.
1045
1046 Note: This option will increase the size of the coreboot image.
1047
1048 If unsure, say N.
1049
1050config X86EMU_DEBUG_DISK
1051 bool "Log Disk I/O"
1052 default n
1053 depends on X86EMU_DEBUG
1054 help
1055 Print Disk I/O related messages.
1056
1057 Note: This option will increase the size of the coreboot image.
1058
1059 If unsure, say N.
1060
1061config X86EMU_DEBUG_PMM
1062 bool "Log PMM"
1063 default n
1064 depends on X86EMU_DEBUG
1065 help
1066 Print messages related to POST Memory Manager (PMM).
1067
1068 Note: This option will increase the size of the coreboot image.
1069
1070 If unsure, say N.
1071
1072
1073config X86EMU_DEBUG_VBE
1074 bool "Debug VESA BIOS Extensions"
1075 default n
1076 depends on X86EMU_DEBUG
1077 help
1078 Print messages related to VESA BIOS Extension (VBE) functions.
1079
1080 Note: This option will increase the size of the coreboot image.
1081
1082 If unsure, say N.
1083
1084config X86EMU_DEBUG_INT10
1085 bool "Redirect INT10 output to console"
1086 default n
1087 depends on X86EMU_DEBUG
1088 help
1089 Let INT10 (i.e. character output) calls print messages to debug output.
1090
1091 Note: This option will increase the size of the coreboot image.
1092
1093 If unsure, say N.
1094
1095config X86EMU_DEBUG_INTERRUPTS
1096 bool "Log intXX calls"
1097 default n
1098 depends on X86EMU_DEBUG
1099 help
1100 Print messages related to interrupt handling.
1101
1102 Note: This option will increase the size of the coreboot image.
1103
1104 If unsure, say N.
1105
1106config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1107 bool "Log special memory accesses"
1108 default n
1109 depends on X86EMU_DEBUG
1110 help
1111 Print messages related to accesses to certain areas of the virtual
1112 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1113
1114 Note: This option will increase the size of the coreboot image.
1115
1116 If unsure, say N.
1117
1118config X86EMU_DEBUG_MEM
1119 bool "Log all memory accesses"
1120 default n
1121 depends on X86EMU_DEBUG
1122 help
1123 Print memory accesses made by option ROM.
1124 Note: This also includes accesses to fetch instructions.
1125
1126 Note: This option will increase the size of the coreboot image.
1127
1128 If unsure, say N.
1129
1130config X86EMU_DEBUG_IO
1131 bool "Log IO accesses"
1132 default n
1133 depends on X86EMU_DEBUG
1134 help
1135 Print I/O accesses made by option ROM.
1136
1137 Note: This option will increase the size of the coreboot image.
1138
1139 If unsure, say N.
1140
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001141config X86EMU_DEBUG_TIMINGS
1142 bool "Output timing information"
1143 default n
1144 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1145 help
1146 Print timing information needed by i915tool.
1147
1148 If unsure, say N.
1149
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001150config DEBUG_TPM
1151 bool "Output verbose TPM debug messages"
1152 default n
1153 depends on TPM
1154 help
1155 This option enables additional TPM related debug messages.
1156
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001157config DEBUG_SPI_FLASH
1158 bool "Output verbose SPI flash debug messages"
1159 default n
1160 depends on SPI_FLASH
1161 help
1162 This option enables additional SPI flash related debug messages.
1163
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001164config DEBUG_USBDEBUG
1165 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1166 default n
1167 depends on USBDEBUG
1168 help
1169 This option enables additional USB 2.0 debug dongle related messages.
1170
1171 Select this to debug the connection of usbdebug dongle. Note that
1172 you need some other working console to receive the messages.
1173
Stefan Reinauer8e073822012-04-04 00:07:22 +02001174if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1175# Only visible with the right southbridge and loglevel.
1176config DEBUG_INTEL_ME
1177 bool "Verbose logging for Intel Management Engine"
1178 default n
1179 help
1180 Enable verbose logging for Intel Management Engine driver that
1181 is present on Intel 6-series chipsets.
1182endif
1183
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001184config TRACE
1185 bool "Trace function calls"
1186 default n
1187 help
1188 If enabled, every function will print information to console once
1189 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1190 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1191 of calling function. Please note some printk releated functions
1192 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001193
1194config DEBUG_COVERAGE
1195 bool "Debug code coverage"
1196 default n
1197 depends on COVERAGE
1198 help
1199 If enabled, the code coverage hooks in coreboot will output some
1200 information about the coverage data that is dumped.
1201
Uwe Hermann168b11b2009-10-07 16:15:40 +00001202endmenu
1203
Myles Watsond73c1b52009-10-26 15:14:07 +00001204# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001205config ENABLE_APIC_EXT_ID
1206 bool
1207 default n
Myles Watson2e672732009-11-12 16:38:03 +00001208
1209config WARNINGS_ARE_ERRORS
1210 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001211 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001212
Peter Stuge51eafde2010-10-13 06:23:02 +00001213# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1214# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1215# mutually exclusive. One of these options must be selected in the
1216# mainboard Kconfig if the chipset supports enabling and disabling of
1217# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1218# in mainboard/Kconfig to know if the button should be enabled or not.
1219
1220config POWER_BUTTON_DEFAULT_ENABLE
1221 def_bool n
1222 help
1223 Select when the board has a power button which can optionally be
1224 disabled by the user.
1225
1226config POWER_BUTTON_DEFAULT_DISABLE
1227 def_bool n
1228 help
1229 Select when the board has a power button which can optionally be
1230 enabled by the user, e.g. when the board ships with a jumper over
1231 the power switch contacts.
1232
1233config POWER_BUTTON_FORCE_ENABLE
1234 def_bool n
1235 help
1236 Select when the board requires that the power button is always
1237 enabled.
1238
1239config POWER_BUTTON_FORCE_DISABLE
1240 def_bool n
1241 help
1242 Select when the board requires that the power button is always
1243 disabled, e.g. when it has been hardwired to ground.
1244
1245config POWER_BUTTON_IS_OPTIONAL
1246 bool
1247 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1248 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1249 help
1250 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001251
1252config REG_SCRIPT
1253 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001254 default n
1255 help
1256 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001257
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001258config MAX_REBOOT_CNT
1259 int
1260 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001261 help
1262 Internal option that sets the maximum number of bootblock executions allowed
1263 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001264 and switching to the fallback image.