blob: 25184eb887820efcb20226b79e7a0ed1cd1e406e [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Patrick Georgi23d89cc2010-03-16 01:17:19 +000058choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000060 default COMPILER_GCC
61 help
62 This option allows you to select the compiler used for building
63 coreboot.
64
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
73 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
75 Use LLVM/clang to build coreboot.
76
77 For details see http://clang.llvm.org.
78
Patrick Georgi23d89cc2010-03-16 01:17:19 +000079endchoice
80
Patrick Georgi9b0de712013-12-29 18:45:23 +010081config ANY_TOOLCHAIN
82 bool "Allow building with any toolchain"
83 default n
84 depends on COMPILER_GCC
85 help
86 Many toolchains break when building coreboot since it uses quite
87 unusual linker features. Unless developers explicitely request it,
88 we'll have to assume that they use their distro compiler by mistake.
89 Make sure that using patched compilers is a conscious decision.
90
Patrick Georgi516a2a72010-03-25 21:45:25 +000091config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020092 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000093 default n
94 help
95 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096
97 Requires the ccache utility in your system $PATH.
98
99 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101config SCONFIG_GENPARSER
102 bool "Generate SCONFIG parser using flex and bison"
103 default n
104 depends on EXPERT
105 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 Enable this option if you are working on the sconfig device tree
107 parser and made changes to sconfig.l and sconfig.y.
108
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 Otherwise, say N.
110
Joe Korty6d772522010-05-19 18:41:15 +0000111config USE_OPTION_TABLE
112 bool "Use CMOS for configuration values"
113 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000114 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000115 help
116 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000118
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600119config STATIC_OPTION_TABLE
120 bool "Load default configuration values into CMOS on each boot"
121 default n
122 depends on USE_OPTION_TABLE
123 help
124 Enable this option to reset "CMOS" NVRAM values to default on
125 every boot. Use this if you want the NVRAM configuration to
126 never be modified from its default values.
127
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000128config COMPRESS_RAMSTAGE
129 bool "Compress ramstage with LZMA"
130 default y
131 help
132 Compress ramstage to save memory in the flash image. Note
133 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200134 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000135
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200136config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200138 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 help
140 Include the .config file that was used to compile coreboot
141 in the (CBFS) ROM image. This is useful if you want to know which
142 options were used to build a specific coreboot.rom image.
143
Daniele Forsi53847a22014-07-22 18:00:56 +0200144 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200145
146 You can use the following command to easily list the options:
147
148 grep -a CONFIG_ coreboot.rom
149
150 Alternatively, you can also use cbfstool to print the image
151 contents (including the raw 'config' item we're looking for).
152
153 Example:
154
155 $ cbfstool coreboot.rom print
156 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
157 offset 0x0
158 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200160 Name Offset Type Size
161 cmos_layout.bin 0x0 cmos layout 1159
162 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200163 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 fallback/payload 0x80dc0 payload 51526
165 config 0x8d740 raw 3324
166 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200167
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300168config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200169 def_bool !LATE_CBMEM_INIT
170
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700171config COLLECT_TIMESTAMPS
172 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300173 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700174 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200175 Make coreboot create a table of timer-ID/timer-value pairs to
176 allow measuring time spent at different phases of the boot process.
177
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200178config USE_BLOBS
179 bool "Allow use of binary-only repository"
180 default n
181 help
182 This draws in the blobs repository, which contains binary files that
183 might be required for some chipsets or boards.
184 This flag ensures that a "Free" option remains available for users.
185
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800186config COVERAGE
187 bool "Code coverage support"
188 depends on COMPILER_GCC
189 default n
190 help
191 Add code coverage support for coreboot. This will store code
192 coverage information in CBMEM for extraction from user space.
193 If unsure, say N.
194
Stefan Reinauer58470e32014-10-17 13:08:36 +0200195config RELOCATABLE_MODULES
196 bool "Relocatable Modules"
197 default n
198 help
199 If RELOCATABLE_MODULES is selected then support is enabled for
200 building relocatable modules in the RAM stage. Those modules can be
201 loaded anywhere and all the relocations are handled automatically.
202
203config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200204 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200205 bool "Build the ramstage to be relocatable in 32-bit address space."
206 default n
207 help
208 The reloctable ramstage support allows for the ramstage to be built
209 as a relocatable module. The stage loader can identify a place
210 out of the OS way so that copying memory is unnecessary during an S3
211 wake. When selecting this option the romstage is responsible for
212 determing a stack location to use for loading the ramstage.
213
214config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
215 depends on RELOCATABLE_RAMSTAGE
216 bool "Cache the relocated ramstage outside of cbmem."
217 default n
218 help
219 The relocated ramstage is saved in an area specified by the
220 by the board and/or chipset.
221
222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
Timothy Pearson44724082015-03-16 11:47:45 -0500239config SKIP_MAX_REBOOT_CNT_CLEAR
240 bool "Do not clear reboot count after successful boot"
241 default n
242 depends on EXPERT
243 help
244 Do not clear the reboot count immediately after successful boot.
245 Set to allow the payload to control normal/fallback image recovery.
246
Stefan Reinauer58470e32014-10-17 13:08:36 +0200247config UPDATE_IMAGE
248 bool "Update existing coreboot.rom image"
249 default n
250 help
251 If this option is enabled, no new coreboot.rom file
252 is created. Instead it is expected that there already
253 is a suitable file for further processing.
254 The bootblock will not be modified.
255
Uwe Hermannc04be932009-10-05 13:55:28 +0000256endmenu
257
Patrick Georgi0588d192009-08-12 15:00:51 +0000258source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000259
260# This option is used to set the architecture of a mainboard to X86.
261# It is usually set in mainboard/*/Kconfig.
262config ARCH_X86
263 bool
264 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800265 select PCI
266
Gabe Black51edd542013-09-30 23:00:33 -0700267config ARCH_ARM
David Hendricks5367e472012-11-28 20:16:28 -0800268 bool
269 default n
270
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700271config ARCH_ARM64
272 bool
273 default n
274
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000275config ARCH_RISCV
276 bool
277 default n
Ronald G. Minnich6d822852014-12-31 19:40:54 -0800278 select ANY_TOOLCHAIN
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000279
Paul Burtone8530032014-06-14 00:00:10 +0100280config ARCH_MIPS
281 bool
282 default n
283
Stefan Reinauer8677a232010-12-11 20:33:41 +0000284source src/arch/x86/Kconfig
Gabe Black51edd542013-09-30 23:00:33 -0700285source src/arch/arm/Kconfig
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700286source src/arch/arm64/Kconfig
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000287source src/arch/riscv/Kconfig
Paul Burtone8530032014-06-14 00:00:10 +0100288source src/arch/mips/Kconfig
Gabe Black545c0ca2013-07-07 14:04:26 -0700289
Peter Stuge4d77ed92014-02-07 03:58:24 +0100290source src/vendorcode/Kconfig
291
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200292config SYSTEM_TYPE_LAPTOP
293 default n
294 bool
295
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000296menu "Chipset"
297
298comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000299source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000300comment "Northbridge"
301source src/northbridge/Kconfig
302comment "Southbridge"
303source src/southbridge/Kconfig
304comment "Super I/O"
305source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000306comment "Embedded Controllers"
307source src/ec/Kconfig
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500308comment "SoC"
309source src/soc/Kconfig
Martin Rotha6427162014-04-25 14:12:13 -0600310source src/drivers/intel/fsp/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000311
312endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000313
Stefan Reinauer8d711552012-11-30 12:34:04 -0800314source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800315
Rudolf Marekd9c25492010-05-16 15:31:53 +0000316menu "Generic Drivers"
317source src/drivers/Kconfig
318endmenu
319
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700320config TPM
321 bool
322 default n
323 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700324 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700325 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700326 help
327 Enable this option to enable TPM support in coreboot.
328
329 If unsure, say N.
330
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300331config RAMTOP
332 hex
333 default 0x200000
334 depends on ARCH_X86
335
Patrick Georgi0588d192009-08-12 15:00:51 +0000336config HEAP_SIZE
337 hex
Myles Watson04000f42009-10-16 19:12:49 +0000338 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000339
Patrick Georgi0588d192009-08-12 15:00:51 +0000340config MAX_CPUS
341 int
342 default 1
343
344config MMCONF_SUPPORT_DEFAULT
345 bool
346 default n
347
348config MMCONF_SUPPORT
349 bool
350 default n
351
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200352config BOOTMODE_STRAPS
353 bool
354 default n
355
Patrick Georgi0588d192009-08-12 15:00:51 +0000356source src/console/Kconfig
357
358config HAVE_ACPI_RESUME
359 bool
360 default n
361
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000362config HAVE_ACPI_SLIC
363 bool
364 default n
365
Patrick Georgi0588d192009-08-12 15:00:51 +0000366config HAVE_HARD_RESET
367 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000368 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000369 help
370 This variable specifies whether a given board has a hard_reset
371 function, no matter if it's provided by board code or chipset code.
372
Aaron Durbina4217912013-04-29 22:31:51 -0500373config HAVE_MONOTONIC_TIMER
374 def_bool n
375 help
376 The board/chipset provides a monotonic timer.
377
Aaron Durbin340ca912013-04-30 09:58:12 -0500378config TIMER_QUEUE
379 def_bool n
380 depends on HAVE_MONOTONIC_TIMER
381 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300382 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500383
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500384config COOP_MULTITASKING
385 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500386 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500387 help
388 Cooperative multitasking allows callbacks to be multiplexed on the
389 main thread of ramstage. With this enabled it allows for multiple
390 execution paths to take place when they have udelay() calls within
391 their code.
392
393config NUM_THREADS
394 int
395 default 4
396 depends on COOP_MULTITASKING
397 help
398 How many execution threads to cooperatively multitask with.
399
Patrick Georgi0588d192009-08-12 15:00:51 +0000400config HAVE_OPTION_TABLE
401 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000402 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000403 help
404 This variable specifies whether a given board has a cmos.layout
405 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000406 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000407
Patrick Georgi0588d192009-08-12 15:00:51 +0000408config PIRQ_ROUTE
409 bool
410 default n
411
412config HAVE_SMI_HANDLER
413 bool
414 default n
415
416config PCI_IO_CFG_EXT
417 bool
418 default n
419
420config IOAPIC
421 bool
422 default n
423
Stefan Reinauer5b635792012-08-16 14:05:42 -0700424config CBFS_SIZE
425 hex
426 default ROM_SIZE
427
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200428config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700429 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200430 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700431
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000432# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000433config VIDEO_MB
434 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000435 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000436
Myles Watson45bb25f2009-09-22 18:49:08 +0000437config USE_WATCHDOG_ON_BOOT
438 bool
439 default n
440
441config VGA
442 bool
443 default n
444 help
445 Build board-specific VGA code.
446
447config GFXUMA
448 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000449 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000450 help
451 Enable Unified Memory Architecture for graphics.
452
Myles Watsonb8e20272009-10-15 13:35:47 +0000453config HAVE_ACPI_TABLES
454 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000455 help
456 This variable specifies whether a given board has ACPI table support.
457 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000458
459config HAVE_MP_TABLE
460 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000461 help
462 This variable specifies whether a given board has MP table support.
463 It is usually set in mainboard/*/Kconfig.
464 Whether or not the MP table is actually generated by coreboot
465 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000466
467config HAVE_PIRQ_TABLE
468 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000469 help
470 This variable specifies whether a given board has PIRQ table support.
471 It is usually set in mainboard/*/Kconfig.
472 Whether or not the PIRQ table is actually generated by coreboot
473 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000474
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500475config MAX_PIRQ_LINKS
476 int
477 default 4
478 help
479 This variable specifies the number of PIRQ interrupt links which are
480 routable. On most chipsets, this is 4, INTA through INTD. Some
481 chipsets offer more than four links, commonly up to INTH. They may
482 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
483 table specifies links greater than 4, pirq_route_irqs will not
484 function properly, unless this variable is correctly set.
485
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200486config PER_DEVICE_ACPI_TABLES
487 bool
488 default n
489
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200490config COMMON_FADT
491 bool
492 default n
493
Myles Watsond73c1b52009-10-26 15:14:07 +0000494#These Options are here to avoid "undefined" warnings.
495#The actual selection and help texts are in the following menu.
496
Uwe Hermann168b11b2009-10-07 16:15:40 +0000497menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000498
Myles Watsonb8e20272009-10-15 13:35:47 +0000499config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800500 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
501 bool
502 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000503 help
504 Generate an MP table (conforming to the Intel MultiProcessor
505 specification 1.4) for this board.
506
507 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000508
Myles Watsonb8e20272009-10-15 13:35:47 +0000509config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800510 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
511 bool
512 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000513 help
514 Generate a PIRQ table for this board.
515
516 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000517
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200518config GENERATE_SMBIOS_TABLES
519 depends on ARCH_X86
520 bool "Generate SMBIOS tables"
521 default y
522 help
523 Generate SMBIOS tables for this board.
524
525 If unsure, say Y.
526
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200527config MAINBOARD_SERIAL_NUMBER
528 string "SMBIOS Serial Number"
529 depends on GENERATE_SMBIOS_TABLES
530 default "123456789"
531 help
532 The Serial Number to store in SMBIOS structures.
533
534config MAINBOARD_VERSION
535 string "SMBIOS Version Number"
536 depends on GENERATE_SMBIOS_TABLES
537 default "1.0"
538 help
539 The Version Number to store in SMBIOS structures.
540
541config MAINBOARD_SMBIOS_MANUFACTURER
542 string "SMBIOS Manufacturer"
543 depends on GENERATE_SMBIOS_TABLES
544 default MAINBOARD_VENDOR
545 help
546 Override the default Manufacturer stored in SMBIOS structures.
547
548config MAINBOARD_SMBIOS_PRODUCT_NAME
549 string "SMBIOS Product name"
550 depends on GENERATE_SMBIOS_TABLES
551 default MAINBOARD_PART_NUMBER
552 help
553 Override the default Product name stored in SMBIOS structures.
554
Myles Watson45bb25f2009-09-22 18:49:08 +0000555endmenu
556
Patrick Georgi0588d192009-08-12 15:00:51 +0000557menu "Payload"
558
Patrick Georgi0588d192009-08-12 15:00:51 +0000559choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000560 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000561 default PAYLOAD_NONE if !ARCH_X86
562 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000563
Uwe Hermann168b11b2009-10-07 16:15:40 +0000564config PAYLOAD_NONE
565 bool "None"
566 help
567 Select this option if you want to create an "empty" coreboot
568 ROM image for a certain mainboard, i.e. a coreboot ROM image
569 which does not yet contain a payload.
570
571 For such an image to be useful, you have to use 'cbfstool'
572 to add a payload to the ROM image later.
573
Patrick Georgi0588d192009-08-12 15:00:51 +0000574config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000575 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000576 help
577 Select this option if you have a payload image (an ELF file)
578 which coreboot should run as soon as the basic hardware
579 initialization is completed.
580
581 You will be able to specify the location and file name of the
582 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000583
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200584config PAYLOAD_LINUX
585 bool "A Linux payload"
586 help
587 Select this option if you have a Linux bzImage which coreboot
588 should run as soon as the basic hardware initialization
589 is completed.
590
591 You will be able to specify the location and file name of the
592 payload image later.
593
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000594config PAYLOAD_SEABIOS
595 bool "SeaBIOS"
596 depends on ARCH_X86
597 help
598 Select this option if you want to build a coreboot image
599 with a SeaBIOS payload. If you don't know what this is
600 about, just leave it enabled.
601
602 See http://coreboot.org/Payloads for more information.
603
Stefan Reinauere50952f2011-04-15 03:34:05 +0000604config PAYLOAD_FILO
605 bool "FILO"
606 help
607 Select this option if you want to build a coreboot image
608 with a FILO payload. If you don't know what this is
609 about, just leave it enabled.
610
611 See http://coreboot.org/Payloads for more information.
612
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100613config PAYLOAD_GRUB2
614 bool "GRUB2"
615 help
616 Select this option if you want to build a coreboot image
617 with a GRUB2 payload. If you don't know what this is
618 about, just leave it enabled.
619
620 See http://coreboot.org/Payloads for more information.
621
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800622config PAYLOAD_TIANOCORE
623 bool "Tiano Core"
624 help
625 Select this option if you want to build a coreboot image
626 with a Tiano Core payload. If you don't know what this is
627 about, just leave it enabled.
628
629 See http://coreboot.org/Payloads for more information.
630
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000631endchoice
632
633choice
634 prompt "SeaBIOS version"
635 default SEABIOS_STABLE
636 depends on PAYLOAD_SEABIOS
637
638config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000639 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000640 help
641 Stable SeaBIOS version
642config SEABIOS_MASTER
643 bool "master"
644 help
645 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200646
Patrick Georgi0588d192009-08-12 15:00:51 +0000647endchoice
648
Peter Stugef0408582013-07-09 19:43:09 +0200649config SEABIOS_PS2_TIMEOUT
650 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200651 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200652 depends on EXPERT
653 int
654 help
655 Some PS/2 keyboard controllers don't respond to commands immediately
656 after powering on. This specifies how long SeaBIOS will wait for the
657 keyboard controller to become ready before giving up.
658
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000659config SEABIOS_THREAD_OPTIONROMS
660 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
661 default n
662 bool
663 help
664 Allow hardware init to run in parallel with optionrom execution.
665
666 This can reduce boot time, but can cause some timing
667 variations during option ROM code execution. It is not
668 known if all option ROMs will behave properly with this option.
669
Martin Roth4d7d25f2014-07-25 14:39:05 -0600670config SEABIOS_MALLOC_UPPERMEMORY
671 bool
672 default y
673 depends on PAYLOAD_SEABIOS
674 help
675 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
676 "low memory" allocations. If this is not selected, the memory is
677 instead allocated from the "9-segment" (0x90000-0xa0000).
678 This is not typically needed, but may be required on some platforms
679 to allow USB and SATA buffers to be written correctly by the
680 hardware. In general, if this is desired, the option will be
681 set to 'N' by the chipset Kconfig.
682
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000683config SEABIOS_VGA_COREBOOT
684 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
685 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600686 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000687 bool
688 help
689 Coreboot can initialize the GPU of some mainboards.
690
691 After initializing the GPU, the information about it can be passed to the payload.
692 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
693
Stefan Reinauere50952f2011-04-15 03:34:05 +0000694choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100695 prompt "GRUB2 version"
696 default GRUB2_MASTER
697 depends on PAYLOAD_GRUB2
698
699config GRUB2_MASTER
700 bool "HEAD"
701 help
702 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200703
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100704endchoice
705
706choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000707 prompt "FILO version"
708 default FILO_STABLE
709 depends on PAYLOAD_FILO
710
711config FILO_STABLE
712 bool "0.6.0"
713 help
714 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200715
Stefan Reinauere50952f2011-04-15 03:34:05 +0000716config FILO_MASTER
717 bool "HEAD"
718 help
719 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200720
Stefan Reinauere50952f2011-04-15 03:34:05 +0000721endchoice
722
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000723config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000724 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000725 depends on PAYLOAD_ELF
726 default "payload.elf"
727 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000728 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000729
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000730config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200731 string "Linux path and filename"
732 depends on PAYLOAD_LINUX
733 default "bzImage"
734 help
735 The path and filename of the bzImage kernel to use as payload.
736
737config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000738 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200739 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000740
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000741config PAYLOAD_VGABIOS_FILE
742 string
743 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
744 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
745
Stefan Reinauere50952f2011-04-15 03:34:05 +0000746config PAYLOAD_FILE
747 depends on PAYLOAD_FILO
748 default "payloads/external/FILO/filo/build/filo.elf"
749
Stefan Reinauer275fb632013-02-05 13:58:29 -0800750config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100751 depends on PAYLOAD_GRUB2
752 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
753
754config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800755 string "Tianocore firmware volume"
756 depends on PAYLOAD_TIANOCORE
757 default "COREBOOT.fd"
758 help
759 The result of a corebootPkg build
760
Uwe Hermann168b11b2009-10-07 16:15:40 +0000761# TODO: Defined if no payload? Breaks build?
762config COMPRESSED_PAYLOAD_LZMA
763 bool "Use LZMA compression for payloads"
764 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100765 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000766 help
767 In order to reduce the size payloads take up in the ROM chip
768 coreboot can compress them using the LZMA algorithm.
769
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200770config LINUX_COMMAND_LINE
771 string "Linux command line"
772 depends on PAYLOAD_LINUX
773 default ""
774 help
775 A command line to add to the Linux kernel.
776
777config LINUX_INITRD
778 string "Linux initrd"
779 depends on PAYLOAD_LINUX
780 default ""
781 help
782 An initrd image to add to the Linux kernel.
783
Peter Stugea758ca22009-09-17 16:21:31 +0000784endmenu
785
Uwe Hermann168b11b2009-10-07 16:15:40 +0000786menu "Debugging"
787
788# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000789config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000790 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200791 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000792 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000793 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000794 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000795
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200796config GDB_WAIT
797 bool "Wait for a GDB connection"
798 default n
799 depends on GDB_STUB
800 help
801 If enabled, coreboot will wait for a GDB connection.
802
Stefan Reinauerfe422182012-05-02 16:33:18 -0700803config DEBUG_CBFS
804 bool "Output verbose CBFS debug messages"
805 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700806 help
807 This option enables additional CBFS related debug messages.
808
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000809config HAVE_DEBUG_RAM_SETUP
810 def_bool n
811
Uwe Hermann01ce6012010-03-05 10:03:50 +0000812config DEBUG_RAM_SETUP
813 bool "Output verbose RAM init debug messages"
814 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000815 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000816 help
817 This option enables additional RAM init related debug messages.
818 It is recommended to enable this when debugging issues on your
819 board which might be RAM init related.
820
821 Note: This option will increase the size of the coreboot image.
822
823 If unsure, say N.
824
Patrick Georgie82618d2010-10-01 14:50:12 +0000825config HAVE_DEBUG_CAR
826 def_bool n
827
Peter Stuge5015f792010-11-10 02:00:32 +0000828config DEBUG_CAR
829 def_bool n
830 depends on HAVE_DEBUG_CAR
831
832if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000833# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
834# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000835config DEBUG_CAR
836 bool "Output verbose Cache-as-RAM debug messages"
837 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000838 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000839 help
840 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000841endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000842
Myles Watson80e914ff2010-06-01 19:25:31 +0000843config DEBUG_PIRQ
844 bool "Check PIRQ table consistency"
845 default n
846 depends on GENERATE_PIRQ_TABLE
847 help
848 If unsure, say N.
849
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000850config HAVE_DEBUG_SMBUS
851 def_bool n
852
Uwe Hermann01ce6012010-03-05 10:03:50 +0000853config DEBUG_SMBUS
854 bool "Output verbose SMBus debug messages"
855 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000856 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000857 help
858 This option enables additional SMBus (and SPD) debug messages.
859
860 Note: This option will increase the size of the coreboot image.
861
862 If unsure, say N.
863
864config DEBUG_SMI
865 bool "Output verbose SMI debug messages"
866 default n
867 depends on HAVE_SMI_HANDLER
868 help
869 This option enables additional SMI related debug messages.
870
871 Note: This option will increase the size of the coreboot image.
872
873 If unsure, say N.
874
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000875config DEBUG_SMM_RELOCATION
876 bool "Debug SMM relocation code"
877 default n
878 depends on HAVE_SMI_HANDLER
879 help
880 This option enables additional SMM handler relocation related
881 debug messages.
882
883 Note: This option will increase the size of the coreboot image.
884
885 If unsure, say N.
886
Uwe Hermanna953f372010-11-10 00:14:32 +0000887# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
888# printk(BIOS_DEBUG, ...) calls.
889config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800890 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
891 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000892 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000893 help
894 This option enables additional malloc related debug messages.
895
896 Note: This option will increase the size of the coreboot image.
897
898 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300899
900# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
901# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300902config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800903 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
904 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300905 default n
906 help
907 This option enables additional ACPI related debug messages.
908
909 Note: This option will slightly increase the size of the coreboot image.
910
911 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300912
Uwe Hermanna953f372010-11-10 00:14:32 +0000913# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
914# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000915config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800916 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
917 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000918 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000919 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000920 help
921 This option enables additional x86emu related debug messages.
922
923 Note: This option will increase the time to emulate a ROM.
924
925 If unsure, say N.
926
Uwe Hermann01ce6012010-03-05 10:03:50 +0000927config X86EMU_DEBUG
928 bool "Output verbose x86emu debug messages"
929 default n
930 depends on PCI_OPTION_ROM_RUN_YABEL
931 help
932 This option enables additional x86emu related debug messages.
933
934 Note: This option will increase the size of the coreboot image.
935
936 If unsure, say N.
937
938config X86EMU_DEBUG_JMP
939 bool "Trace JMP/RETF"
940 default n
941 depends on X86EMU_DEBUG
942 help
943 Print information about JMP and RETF opcodes from x86emu.
944
945 Note: This option will increase the size of the coreboot image.
946
947 If unsure, say N.
948
949config X86EMU_DEBUG_TRACE
950 bool "Trace all opcodes"
951 default n
952 depends on X86EMU_DEBUG
953 help
954 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000955
Uwe Hermann01ce6012010-03-05 10:03:50 +0000956 WARNING: This will produce a LOT of output and take a long time.
957
958 Note: This option will increase the size of the coreboot image.
959
960 If unsure, say N.
961
962config X86EMU_DEBUG_PNP
963 bool "Log Plug&Play accesses"
964 default n
965 depends on X86EMU_DEBUG
966 help
967 Print Plug And Play accesses made by option ROMs.
968
969 Note: This option will increase the size of the coreboot image.
970
971 If unsure, say N.
972
973config X86EMU_DEBUG_DISK
974 bool "Log Disk I/O"
975 default n
976 depends on X86EMU_DEBUG
977 help
978 Print Disk I/O related messages.
979
980 Note: This option will increase the size of the coreboot image.
981
982 If unsure, say N.
983
984config X86EMU_DEBUG_PMM
985 bool "Log PMM"
986 default n
987 depends on X86EMU_DEBUG
988 help
989 Print messages related to POST Memory Manager (PMM).
990
991 Note: This option will increase the size of the coreboot image.
992
993 If unsure, say N.
994
995
996config X86EMU_DEBUG_VBE
997 bool "Debug VESA BIOS Extensions"
998 default n
999 depends on X86EMU_DEBUG
1000 help
1001 Print messages related to VESA BIOS Extension (VBE) functions.
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007config X86EMU_DEBUG_INT10
1008 bool "Redirect INT10 output to console"
1009 default n
1010 depends on X86EMU_DEBUG
1011 help
1012 Let INT10 (i.e. character output) calls print messages to debug output.
1013
1014 Note: This option will increase the size of the coreboot image.
1015
1016 If unsure, say N.
1017
1018config X86EMU_DEBUG_INTERRUPTS
1019 bool "Log intXX calls"
1020 default n
1021 depends on X86EMU_DEBUG
1022 help
1023 Print messages related to interrupt handling.
1024
1025 Note: This option will increase the size of the coreboot image.
1026
1027 If unsure, say N.
1028
1029config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1030 bool "Log special memory accesses"
1031 default n
1032 depends on X86EMU_DEBUG
1033 help
1034 Print messages related to accesses to certain areas of the virtual
1035 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1036
1037 Note: This option will increase the size of the coreboot image.
1038
1039 If unsure, say N.
1040
1041config X86EMU_DEBUG_MEM
1042 bool "Log all memory accesses"
1043 default n
1044 depends on X86EMU_DEBUG
1045 help
1046 Print memory accesses made by option ROM.
1047 Note: This also includes accesses to fetch instructions.
1048
1049 Note: This option will increase the size of the coreboot image.
1050
1051 If unsure, say N.
1052
1053config X86EMU_DEBUG_IO
1054 bool "Log IO accesses"
1055 default n
1056 depends on X86EMU_DEBUG
1057 help
1058 Print I/O accesses made by option ROM.
1059
1060 Note: This option will increase the size of the coreboot image.
1061
1062 If unsure, say N.
1063
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001064config X86EMU_DEBUG_TIMINGS
1065 bool "Output timing information"
1066 default n
1067 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1068 help
1069 Print timing information needed by i915tool.
1070
1071 If unsure, say N.
1072
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001073config DEBUG_TPM
1074 bool "Output verbose TPM debug messages"
1075 default n
1076 depends on TPM
1077 help
1078 This option enables additional TPM related debug messages.
1079
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001080config DEBUG_SPI_FLASH
1081 bool "Output verbose SPI flash debug messages"
1082 default n
1083 depends on SPI_FLASH
1084 help
1085 This option enables additional SPI flash related debug messages.
1086
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001087config DEBUG_USBDEBUG
1088 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1089 default n
1090 depends on USBDEBUG
1091 help
1092 This option enables additional USB 2.0 debug dongle related messages.
1093
1094 Select this to debug the connection of usbdebug dongle. Note that
1095 you need some other working console to receive the messages.
1096
Stefan Reinauer8e073822012-04-04 00:07:22 +02001097if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1098# Only visible with the right southbridge and loglevel.
1099config DEBUG_INTEL_ME
1100 bool "Verbose logging for Intel Management Engine"
1101 default n
1102 help
1103 Enable verbose logging for Intel Management Engine driver that
1104 is present on Intel 6-series chipsets.
1105endif
1106
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001107config TRACE
1108 bool "Trace function calls"
1109 default n
1110 help
1111 If enabled, every function will print information to console once
1112 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1113 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1114 of calling function. Please note some printk releated functions
1115 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001116
1117config DEBUG_COVERAGE
1118 bool "Debug code coverage"
1119 default n
1120 depends on COVERAGE
1121 help
1122 If enabled, the code coverage hooks in coreboot will output some
1123 information about the coverage data that is dumped.
1124
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001125config TERTIARY_BOARD_ID
1126 bool "Interpret board ID GPIOs as tertiary inputs"
1127 default n
1128 help
1129 Consider each GPIO as being in one of three states: pulled down (0),
1130 pulled up (1), or not connected (2)
1131
Uwe Hermann168b11b2009-10-07 16:15:40 +00001132endmenu
1133
Myles Watsond73c1b52009-10-26 15:14:07 +00001134# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001135config ENABLE_APIC_EXT_ID
1136 bool
1137 default n
Myles Watson2e672732009-11-12 16:38:03 +00001138
1139config WARNINGS_ARE_ERRORS
1140 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001141 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001142
Peter Stuge51eafde2010-10-13 06:23:02 +00001143# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1144# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1145# mutually exclusive. One of these options must be selected in the
1146# mainboard Kconfig if the chipset supports enabling and disabling of
1147# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1148# in mainboard/Kconfig to know if the button should be enabled or not.
1149
1150config POWER_BUTTON_DEFAULT_ENABLE
1151 def_bool n
1152 help
1153 Select when the board has a power button which can optionally be
1154 disabled by the user.
1155
1156config POWER_BUTTON_DEFAULT_DISABLE
1157 def_bool n
1158 help
1159 Select when the board has a power button which can optionally be
1160 enabled by the user, e.g. when the board ships with a jumper over
1161 the power switch contacts.
1162
1163config POWER_BUTTON_FORCE_ENABLE
1164 def_bool n
1165 help
1166 Select when the board requires that the power button is always
1167 enabled.
1168
1169config POWER_BUTTON_FORCE_DISABLE
1170 def_bool n
1171 help
1172 Select when the board requires that the power button is always
1173 disabled, e.g. when it has been hardwired to ground.
1174
1175config POWER_BUTTON_IS_OPTIONAL
1176 bool
1177 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1178 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1179 help
1180 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001181
1182config REG_SCRIPT
1183 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001184 default n
1185 help
1186 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001187
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001188config MAX_REBOOT_CNT
1189 int
1190 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001191 help
1192 Internal option that sets the maximum number of bootblock executions allowed
1193 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001194 and switching to the fallback image.