blob: 2663f5022d69e329e3f7ad6b8a4b747e9a4ec6c5 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
59 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
67
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000111config SCONFIG_GENPARSER
112 bool "Generate SCONFIG parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200116 Enable this option if you are working on the sconfig device tree
117 parser and made changes to sconfig.l and sconfig.y.
118
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000119 Otherwise, say N.
120
Joe Korty6d772522010-05-19 18:41:15 +0000121config USE_OPTION_TABLE
122 bool "Use CMOS for configuration values"
123 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000124 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000125 help
126 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200127 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000128
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600129config STATIC_OPTION_TABLE
130 bool "Load default configuration values into CMOS on each boot"
131 default n
132 depends on USE_OPTION_TABLE
133 help
134 Enable this option to reset "CMOS" NVRAM values to default on
135 every boot. Use this if you want the NVRAM configuration to
136 never be modified from its default values.
137
Julius Wernercdf92ea2014-12-09 12:18:00 -0800138config UNCOMPRESSED_RAMSTAGE
139 bool
140 default n
141
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000142config COMPRESS_RAMSTAGE
143 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800144 default y if !UNCOMPRESSED_RAMSTAGE
145 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000146 help
147 Compress ramstage to save memory in the flash image. Note
148 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200149 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200151config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200152 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200153 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200154 help
155 Include the .config file that was used to compile coreboot
156 in the (CBFS) ROM image. This is useful if you want to know which
157 options were used to build a specific coreboot.rom image.
158
Daniele Forsi53847a22014-07-22 18:00:56 +0200159 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200160
161 You can use the following command to easily list the options:
162
163 grep -a CONFIG_ coreboot.rom
164
165 Alternatively, you can also use cbfstool to print the image
166 contents (including the raw 'config' item we're looking for).
167
168 Example:
169
170 $ cbfstool coreboot.rom print
171 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
172 offset 0x0
173 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600174
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200175 Name Offset Type Size
176 cmos_layout.bin 0x0 cmos layout 1159
177 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179 fallback/payload 0x80dc0 payload 51526
180 config 0x8d740 raw 3324
181 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200182
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300183config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200184 def_bool !LATE_CBMEM_INIT
185
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700186config COLLECT_TIMESTAMPS
187 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300188 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700189 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200190 Make coreboot create a table of timer-ID/timer-value pairs to
191 allow measuring time spent at different phases of the boot process.
192
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200193config USE_BLOBS
194 bool "Allow use of binary-only repository"
195 default n
196 help
197 This draws in the blobs repository, which contains binary files that
198 might be required for some chipsets or boards.
199 This flag ensures that a "Free" option remains available for users.
200
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800201config COVERAGE
202 bool "Code coverage support"
203 depends on COMPILER_GCC
204 default n
205 help
206 Add code coverage support for coreboot. This will store code
207 coverage information in CBMEM for extraction from user space.
208 If unsure, say N.
209
Stefan Reinauer58470e32014-10-17 13:08:36 +0200210config RELOCATABLE_MODULES
211 bool "Relocatable Modules"
212 default n
213 help
214 If RELOCATABLE_MODULES is selected then support is enabled for
215 building relocatable modules in the RAM stage. Those modules can be
216 loaded anywhere and all the relocations are handled automatically.
217
218config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200219 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220 bool "Build the ramstage to be relocatable in 32-bit address space."
221 default n
222 help
223 The reloctable ramstage support allows for the ramstage to be built
224 as a relocatable module. The stage loader can identify a place
225 out of the OS way so that copying memory is unnecessary during an S3
226 wake. When selecting this option the romstage is responsible for
227 determing a stack location to use for loading the ramstage.
228
229config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
230 depends on RELOCATABLE_RAMSTAGE
231 bool "Cache the relocated ramstage outside of cbmem."
232 default n
233 help
234 The relocated ramstage is saved in an area specified by the
235 by the board and/or chipset.
236
237choice
238 prompt "Bootblock behaviour"
239 default BOOTBLOCK_SIMPLE
240
241config BOOTBLOCK_SIMPLE
242 bool "Always load fallback"
243
244config BOOTBLOCK_NORMAL
245 bool "Switch to normal if CMOS says so"
246
247endchoice
248
249config BOOTBLOCK_SOURCE
250 string
251 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
252 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
253
Timothy Pearson44724082015-03-16 11:47:45 -0500254config SKIP_MAX_REBOOT_CNT_CLEAR
255 bool "Do not clear reboot count after successful boot"
256 default n
257 depends on EXPERT
258 help
259 Do not clear the reboot count immediately after successful boot.
260 Set to allow the payload to control normal/fallback image recovery.
261
Stefan Reinauer58470e32014-10-17 13:08:36 +0200262config UPDATE_IMAGE
263 bool "Update existing coreboot.rom image"
264 default n
265 help
266 If this option is enabled, no new coreboot.rom file
267 is created. Instead it is expected that there already
268 is a suitable file for further processing.
269 The bootblock will not be modified.
270
David Hendricks627b3bd2014-11-03 17:42:09 -0800271config RAM_CODE_SUPPORT
272 bool "Discover RAM configuration code and store it in coreboot table"
273 default n
274 help
275 If enabled, coreboot discovers RAM configuration (value obtained by
276 reading board straps) and stores it in coreboot table.
277
Uwe Hermannc04be932009-10-05 13:55:28 +0000278endmenu
279
Stefan Reinauera48ca842015-04-04 01:58:28 +0200280source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000281
Stefan Reinauera48ca842015-04-04 01:58:28 +0200282source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800283
Stefan Reinauera48ca842015-04-04 01:58:28 +0200284source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100285
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200286config SYSTEM_TYPE_LAPTOP
287 default n
288 bool
289
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000290menu "Chipset"
291
292comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200293source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000294comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200295source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000296comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200297source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000298comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200299source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000300comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200301source "src/ec/acpi/Kconfig"
302source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500303comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200304source "src/soc/*/*/Kconfig"
305source "src/drivers/intel/fsp/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000306
307endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000308
Stefan Reinauera48ca842015-04-04 01:58:28 +0200309source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800310
Rudolf Marekd9c25492010-05-16 15:31:53 +0000311menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200312source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000313endmenu
314
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700315config TPM
316 bool
317 default n
318 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700319 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700320 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700321 help
322 Enable this option to enable TPM support in coreboot.
323
324 If unsure, say N.
325
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300326config RAMTOP
327 hex
328 default 0x200000
329 depends on ARCH_X86
330
Patrick Georgi0588d192009-08-12 15:00:51 +0000331config HEAP_SIZE
332 hex
Myles Watson04000f42009-10-16 19:12:49 +0000333 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000334
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700335config STACK_SIZE
336 hex
Julius Werner89be1542014-12-18 19:24:48 -0800337 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700338 default 0x1000
339
Patrick Georgi0588d192009-08-12 15:00:51 +0000340config MAX_CPUS
341 int
342 default 1
343
344config MMCONF_SUPPORT_DEFAULT
345 bool
346 default n
347
348config MMCONF_SUPPORT
349 bool
350 default n
351
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200352config BOOTMODE_STRAPS
353 bool
354 default n
355
Stefan Reinauera48ca842015-04-04 01:58:28 +0200356source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000357
358config HAVE_ACPI_RESUME
359 bool
360 default n
361
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000362config HAVE_ACPI_SLIC
363 bool
364 default n
365
Patrick Georgi0588d192009-08-12 15:00:51 +0000366config HAVE_HARD_RESET
367 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000368 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000369 help
370 This variable specifies whether a given board has a hard_reset
371 function, no matter if it's provided by board code or chipset code.
372
Aaron Durbina4217912013-04-29 22:31:51 -0500373config HAVE_MONOTONIC_TIMER
374 def_bool n
375 help
376 The board/chipset provides a monotonic timer.
377
Aaron Durbine5e36302014-09-25 10:05:15 -0500378config GENERIC_UDELAY
379 def_bool n
380 depends on HAVE_MONOTONIC_TIMER
381 help
382 The board/chipset uses a generic udelay function utilizing the
383 monotonic timer.
384
Aaron Durbin340ca912013-04-30 09:58:12 -0500385config TIMER_QUEUE
386 def_bool n
387 depends on HAVE_MONOTONIC_TIMER
388 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300389 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500390
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500391config COOP_MULTITASKING
392 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500393 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500394 help
395 Cooperative multitasking allows callbacks to be multiplexed on the
396 main thread of ramstage. With this enabled it allows for multiple
397 execution paths to take place when they have udelay() calls within
398 their code.
399
400config NUM_THREADS
401 int
402 default 4
403 depends on COOP_MULTITASKING
404 help
405 How many execution threads to cooperatively multitask with.
406
Patrick Georgi0588d192009-08-12 15:00:51 +0000407config HAVE_OPTION_TABLE
408 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000409 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000410 help
411 This variable specifies whether a given board has a cmos.layout
412 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000413 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000414
Patrick Georgi0588d192009-08-12 15:00:51 +0000415config PIRQ_ROUTE
416 bool
417 default n
418
419config HAVE_SMI_HANDLER
420 bool
421 default n
422
423config PCI_IO_CFG_EXT
424 bool
425 default n
426
427config IOAPIC
428 bool
429 default n
430
Stefan Reinauer5b635792012-08-16 14:05:42 -0700431config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800432 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700433 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800434 help
435 This is the part of the ROM actually managed by CBFS, located at the
436 end of the ROM (passed through cbfstool -o) on x86 and at at the start
437 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
438 span the whole ROM but can be overwritten to make coreboot live
439 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700440
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200441config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700442 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200443 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700444
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000445# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000446config VIDEO_MB
447 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000448 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000449
Myles Watson45bb25f2009-09-22 18:49:08 +0000450config USE_WATCHDOG_ON_BOOT
451 bool
452 default n
453
454config VGA
455 bool
456 default n
457 help
458 Build board-specific VGA code.
459
460config GFXUMA
461 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000462 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000463 help
464 Enable Unified Memory Architecture for graphics.
465
Myles Watsonb8e20272009-10-15 13:35:47 +0000466config HAVE_ACPI_TABLES
467 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000468 help
469 This variable specifies whether a given board has ACPI table support.
470 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000471
472config HAVE_MP_TABLE
473 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000474 help
475 This variable specifies whether a given board has MP table support.
476 It is usually set in mainboard/*/Kconfig.
477 Whether or not the MP table is actually generated by coreboot
478 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000479
480config HAVE_PIRQ_TABLE
481 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000482 help
483 This variable specifies whether a given board has PIRQ table support.
484 It is usually set in mainboard/*/Kconfig.
485 Whether or not the PIRQ table is actually generated by coreboot
486 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000487
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500488config MAX_PIRQ_LINKS
489 int
490 default 4
491 help
492 This variable specifies the number of PIRQ interrupt links which are
493 routable. On most chipsets, this is 4, INTA through INTD. Some
494 chipsets offer more than four links, commonly up to INTH. They may
495 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
496 table specifies links greater than 4, pirq_route_irqs will not
497 function properly, unless this variable is correctly set.
498
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200499config PER_DEVICE_ACPI_TABLES
500 bool
501 default n
502
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200503config COMMON_FADT
504 bool
505 default n
506
Myles Watsond73c1b52009-10-26 15:14:07 +0000507#These Options are here to avoid "undefined" warnings.
508#The actual selection and help texts are in the following menu.
509
Uwe Hermann168b11b2009-10-07 16:15:40 +0000510menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000511
Myles Watsonb8e20272009-10-15 13:35:47 +0000512config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800513 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
514 bool
515 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000516 help
517 Generate an MP table (conforming to the Intel MultiProcessor
518 specification 1.4) for this board.
519
520 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000521
Myles Watsonb8e20272009-10-15 13:35:47 +0000522config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800523 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
524 bool
525 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000526 help
527 Generate a PIRQ table for this board.
528
529 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000530
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200531config GENERATE_SMBIOS_TABLES
532 depends on ARCH_X86
533 bool "Generate SMBIOS tables"
534 default y
535 help
536 Generate SMBIOS tables for this board.
537
538 If unsure, say Y.
539
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200540config MAINBOARD_SERIAL_NUMBER
541 string "SMBIOS Serial Number"
542 depends on GENERATE_SMBIOS_TABLES
543 default "123456789"
544 help
545 The Serial Number to store in SMBIOS structures.
546
547config MAINBOARD_VERSION
548 string "SMBIOS Version Number"
549 depends on GENERATE_SMBIOS_TABLES
550 default "1.0"
551 help
552 The Version Number to store in SMBIOS structures.
553
554config MAINBOARD_SMBIOS_MANUFACTURER
555 string "SMBIOS Manufacturer"
556 depends on GENERATE_SMBIOS_TABLES
557 default MAINBOARD_VENDOR
558 help
559 Override the default Manufacturer stored in SMBIOS structures.
560
561config MAINBOARD_SMBIOS_PRODUCT_NAME
562 string "SMBIOS Product name"
563 depends on GENERATE_SMBIOS_TABLES
564 default MAINBOARD_PART_NUMBER
565 help
566 Override the default Product name stored in SMBIOS structures.
567
Myles Watson45bb25f2009-09-22 18:49:08 +0000568endmenu
569
Patrick Georgi0588d192009-08-12 15:00:51 +0000570menu "Payload"
571
Patrick Georgi0588d192009-08-12 15:00:51 +0000572choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000573 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000574 default PAYLOAD_NONE if !ARCH_X86
575 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000576
Uwe Hermann168b11b2009-10-07 16:15:40 +0000577config PAYLOAD_NONE
578 bool "None"
579 help
580 Select this option if you want to create an "empty" coreboot
581 ROM image for a certain mainboard, i.e. a coreboot ROM image
582 which does not yet contain a payload.
583
584 For such an image to be useful, you have to use 'cbfstool'
585 to add a payload to the ROM image later.
586
Patrick Georgi0588d192009-08-12 15:00:51 +0000587config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000588 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000589 help
590 Select this option if you have a payload image (an ELF file)
591 which coreboot should run as soon as the basic hardware
592 initialization is completed.
593
594 You will be able to specify the location and file name of the
595 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000596
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200597config PAYLOAD_LINUX
598 bool "A Linux payload"
599 help
600 Select this option if you have a Linux bzImage which coreboot
601 should run as soon as the basic hardware initialization
602 is completed.
603
604 You will be able to specify the location and file name of the
605 payload image later.
606
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000607config PAYLOAD_SEABIOS
608 bool "SeaBIOS"
609 depends on ARCH_X86
610 help
611 Select this option if you want to build a coreboot image
612 with a SeaBIOS payload. If you don't know what this is
613 about, just leave it enabled.
614
615 See http://coreboot.org/Payloads for more information.
616
Stefan Reinauere50952f2011-04-15 03:34:05 +0000617config PAYLOAD_FILO
618 bool "FILO"
619 help
620 Select this option if you want to build a coreboot image
621 with a FILO payload. If you don't know what this is
622 about, just leave it enabled.
623
624 See http://coreboot.org/Payloads for more information.
625
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100626config PAYLOAD_GRUB2
627 bool "GRUB2"
628 help
629 Select this option if you want to build a coreboot image
630 with a GRUB2 payload. If you don't know what this is
631 about, just leave it enabled.
632
633 See http://coreboot.org/Payloads for more information.
634
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800635config PAYLOAD_TIANOCORE
636 bool "Tiano Core"
637 help
638 Select this option if you want to build a coreboot image
639 with a Tiano Core payload. If you don't know what this is
640 about, just leave it enabled.
641
642 See http://coreboot.org/Payloads for more information.
643
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000644endchoice
645
646choice
647 prompt "SeaBIOS version"
648 default SEABIOS_STABLE
649 depends on PAYLOAD_SEABIOS
650
651config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000652 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000653 help
654 Stable SeaBIOS version
655config SEABIOS_MASTER
656 bool "master"
657 help
658 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200659
Patrick Georgi0588d192009-08-12 15:00:51 +0000660endchoice
661
Peter Stugef0408582013-07-09 19:43:09 +0200662config SEABIOS_PS2_TIMEOUT
663 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200664 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200665 depends on EXPERT
666 int
667 help
668 Some PS/2 keyboard controllers don't respond to commands immediately
669 after powering on. This specifies how long SeaBIOS will wait for the
670 keyboard controller to become ready before giving up.
671
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000672config SEABIOS_THREAD_OPTIONROMS
673 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
674 default n
675 bool
676 help
677 Allow hardware init to run in parallel with optionrom execution.
678
679 This can reduce boot time, but can cause some timing
680 variations during option ROM code execution. It is not
681 known if all option ROMs will behave properly with this option.
682
Martin Roth4d7d25f2014-07-25 14:39:05 -0600683config SEABIOS_MALLOC_UPPERMEMORY
684 bool
685 default y
686 depends on PAYLOAD_SEABIOS
687 help
688 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
689 "low memory" allocations. If this is not selected, the memory is
690 instead allocated from the "9-segment" (0x90000-0xa0000).
691 This is not typically needed, but may be required on some platforms
692 to allow USB and SATA buffers to be written correctly by the
693 hardware. In general, if this is desired, the option will be
694 set to 'N' by the chipset Kconfig.
695
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000696config SEABIOS_VGA_COREBOOT
697 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
698 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600699 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000700 bool
701 help
702 Coreboot can initialize the GPU of some mainboards.
703
704 After initializing the GPU, the information about it can be passed to the payload.
705 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
706
Stefan Reinauere50952f2011-04-15 03:34:05 +0000707choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100708 prompt "GRUB2 version"
709 default GRUB2_MASTER
710 depends on PAYLOAD_GRUB2
711
712config GRUB2_MASTER
713 bool "HEAD"
714 help
715 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200716
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100717endchoice
718
719choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000720 prompt "FILO version"
721 default FILO_STABLE
722 depends on PAYLOAD_FILO
723
724config FILO_STABLE
725 bool "0.6.0"
726 help
727 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200728
Stefan Reinauere50952f2011-04-15 03:34:05 +0000729config FILO_MASTER
730 bool "HEAD"
731 help
732 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200733
Stefan Reinauere50952f2011-04-15 03:34:05 +0000734endchoice
735
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000736config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000737 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000738 depends on PAYLOAD_ELF
739 default "payload.elf"
740 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000741 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000742
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000743config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200744 string "Linux path and filename"
745 depends on PAYLOAD_LINUX
746 default "bzImage"
747 help
748 The path and filename of the bzImage kernel to use as payload.
749
750config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000751 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200752 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000753
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000754config PAYLOAD_VGABIOS_FILE
755 string
756 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
757 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
758
Stefan Reinauere50952f2011-04-15 03:34:05 +0000759config PAYLOAD_FILE
760 depends on PAYLOAD_FILO
761 default "payloads/external/FILO/filo/build/filo.elf"
762
Stefan Reinauer275fb632013-02-05 13:58:29 -0800763config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100764 depends on PAYLOAD_GRUB2
765 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
766
767config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800768 string "Tianocore firmware volume"
769 depends on PAYLOAD_TIANOCORE
770 default "COREBOOT.fd"
771 help
772 The result of a corebootPkg build
773
Uwe Hermann168b11b2009-10-07 16:15:40 +0000774# TODO: Defined if no payload? Breaks build?
775config COMPRESSED_PAYLOAD_LZMA
776 bool "Use LZMA compression for payloads"
777 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100778 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000779 help
780 In order to reduce the size payloads take up in the ROM chip
781 coreboot can compress them using the LZMA algorithm.
782
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200783config LINUX_COMMAND_LINE
784 string "Linux command line"
785 depends on PAYLOAD_LINUX
786 default ""
787 help
788 A command line to add to the Linux kernel.
789
790config LINUX_INITRD
791 string "Linux initrd"
792 depends on PAYLOAD_LINUX
793 default ""
794 help
795 An initrd image to add to the Linux kernel.
796
Peter Stugea758ca22009-09-17 16:21:31 +0000797endmenu
798
Uwe Hermann168b11b2009-10-07 16:15:40 +0000799menu "Debugging"
800
801# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000802config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000803 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200804 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000805 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000806 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000807 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000808
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200809config GDB_WAIT
810 bool "Wait for a GDB connection"
811 default n
812 depends on GDB_STUB
813 help
814 If enabled, coreboot will wait for a GDB connection.
815
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800816config FATAL_ASSERTS
817 bool "Halt when hitting a BUG() or assertion error"
818 default n
819 help
820 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
821
Stefan Reinauerfe422182012-05-02 16:33:18 -0700822config DEBUG_CBFS
823 bool "Output verbose CBFS debug messages"
824 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700825 help
826 This option enables additional CBFS related debug messages.
827
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000828config HAVE_DEBUG_RAM_SETUP
829 def_bool n
830
Uwe Hermann01ce6012010-03-05 10:03:50 +0000831config DEBUG_RAM_SETUP
832 bool "Output verbose RAM init debug messages"
833 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000834 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000835 help
836 This option enables additional RAM init related debug messages.
837 It is recommended to enable this when debugging issues on your
838 board which might be RAM init related.
839
840 Note: This option will increase the size of the coreboot image.
841
842 If unsure, say N.
843
Patrick Georgie82618d2010-10-01 14:50:12 +0000844config HAVE_DEBUG_CAR
845 def_bool n
846
Peter Stuge5015f792010-11-10 02:00:32 +0000847config DEBUG_CAR
848 def_bool n
849 depends on HAVE_DEBUG_CAR
850
851if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000852# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
853# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000854config DEBUG_CAR
855 bool "Output verbose Cache-as-RAM debug messages"
856 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000857 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000858 help
859 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000860endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000861
Myles Watson80e914ff2010-06-01 19:25:31 +0000862config DEBUG_PIRQ
863 bool "Check PIRQ table consistency"
864 default n
865 depends on GENERATE_PIRQ_TABLE
866 help
867 If unsure, say N.
868
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000869config HAVE_DEBUG_SMBUS
870 def_bool n
871
Uwe Hermann01ce6012010-03-05 10:03:50 +0000872config DEBUG_SMBUS
873 bool "Output verbose SMBus debug messages"
874 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000875 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000876 help
877 This option enables additional SMBus (and SPD) debug messages.
878
879 Note: This option will increase the size of the coreboot image.
880
881 If unsure, say N.
882
883config DEBUG_SMI
884 bool "Output verbose SMI debug messages"
885 default n
886 depends on HAVE_SMI_HANDLER
887 help
888 This option enables additional SMI related debug messages.
889
890 Note: This option will increase the size of the coreboot image.
891
892 If unsure, say N.
893
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000894config DEBUG_SMM_RELOCATION
895 bool "Debug SMM relocation code"
896 default n
897 depends on HAVE_SMI_HANDLER
898 help
899 This option enables additional SMM handler relocation related
900 debug messages.
901
902 Note: This option will increase the size of the coreboot image.
903
904 If unsure, say N.
905
Uwe Hermanna953f372010-11-10 00:14:32 +0000906# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
907# printk(BIOS_DEBUG, ...) calls.
908config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800909 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
910 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000911 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000912 help
913 This option enables additional malloc related debug messages.
914
915 Note: This option will increase the size of the coreboot image.
916
917 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300918
919# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
920# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300921config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800922 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
923 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300924 default n
925 help
926 This option enables additional ACPI related debug messages.
927
928 Note: This option will slightly increase the size of the coreboot image.
929
930 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300931
Uwe Hermanna953f372010-11-10 00:14:32 +0000932# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
933# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000934config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800935 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
936 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000937 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000938 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000939 help
940 This option enables additional x86emu related debug messages.
941
942 Note: This option will increase the time to emulate a ROM.
943
944 If unsure, say N.
945
Uwe Hermann01ce6012010-03-05 10:03:50 +0000946config X86EMU_DEBUG
947 bool "Output verbose x86emu debug messages"
948 default n
949 depends on PCI_OPTION_ROM_RUN_YABEL
950 help
951 This option enables additional x86emu related debug messages.
952
953 Note: This option will increase the size of the coreboot image.
954
955 If unsure, say N.
956
957config X86EMU_DEBUG_JMP
958 bool "Trace JMP/RETF"
959 default n
960 depends on X86EMU_DEBUG
961 help
962 Print information about JMP and RETF opcodes from x86emu.
963
964 Note: This option will increase the size of the coreboot image.
965
966 If unsure, say N.
967
968config X86EMU_DEBUG_TRACE
969 bool "Trace all opcodes"
970 default n
971 depends on X86EMU_DEBUG
972 help
973 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000974
Uwe Hermann01ce6012010-03-05 10:03:50 +0000975 WARNING: This will produce a LOT of output and take a long time.
976
977 Note: This option will increase the size of the coreboot image.
978
979 If unsure, say N.
980
981config X86EMU_DEBUG_PNP
982 bool "Log Plug&Play accesses"
983 default n
984 depends on X86EMU_DEBUG
985 help
986 Print Plug And Play accesses made by option ROMs.
987
988 Note: This option will increase the size of the coreboot image.
989
990 If unsure, say N.
991
992config X86EMU_DEBUG_DISK
993 bool "Log Disk I/O"
994 default n
995 depends on X86EMU_DEBUG
996 help
997 Print Disk I/O related messages.
998
999 Note: This option will increase the size of the coreboot image.
1000
1001 If unsure, say N.
1002
1003config X86EMU_DEBUG_PMM
1004 bool "Log PMM"
1005 default n
1006 depends on X86EMU_DEBUG
1007 help
1008 Print messages related to POST Memory Manager (PMM).
1009
1010 Note: This option will increase the size of the coreboot image.
1011
1012 If unsure, say N.
1013
1014
1015config X86EMU_DEBUG_VBE
1016 bool "Debug VESA BIOS Extensions"
1017 default n
1018 depends on X86EMU_DEBUG
1019 help
1020 Print messages related to VESA BIOS Extension (VBE) functions.
1021
1022 Note: This option will increase the size of the coreboot image.
1023
1024 If unsure, say N.
1025
1026config X86EMU_DEBUG_INT10
1027 bool "Redirect INT10 output to console"
1028 default n
1029 depends on X86EMU_DEBUG
1030 help
1031 Let INT10 (i.e. character output) calls print messages to debug output.
1032
1033 Note: This option will increase the size of the coreboot image.
1034
1035 If unsure, say N.
1036
1037config X86EMU_DEBUG_INTERRUPTS
1038 bool "Log intXX calls"
1039 default n
1040 depends on X86EMU_DEBUG
1041 help
1042 Print messages related to interrupt handling.
1043
1044 Note: This option will increase the size of the coreboot image.
1045
1046 If unsure, say N.
1047
1048config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1049 bool "Log special memory accesses"
1050 default n
1051 depends on X86EMU_DEBUG
1052 help
1053 Print messages related to accesses to certain areas of the virtual
1054 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1055
1056 Note: This option will increase the size of the coreboot image.
1057
1058 If unsure, say N.
1059
1060config X86EMU_DEBUG_MEM
1061 bool "Log all memory accesses"
1062 default n
1063 depends on X86EMU_DEBUG
1064 help
1065 Print memory accesses made by option ROM.
1066 Note: This also includes accesses to fetch instructions.
1067
1068 Note: This option will increase the size of the coreboot image.
1069
1070 If unsure, say N.
1071
1072config X86EMU_DEBUG_IO
1073 bool "Log IO accesses"
1074 default n
1075 depends on X86EMU_DEBUG
1076 help
1077 Print I/O accesses made by option ROM.
1078
1079 Note: This option will increase the size of the coreboot image.
1080
1081 If unsure, say N.
1082
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001083config X86EMU_DEBUG_TIMINGS
1084 bool "Output timing information"
1085 default n
1086 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1087 help
1088 Print timing information needed by i915tool.
1089
1090 If unsure, say N.
1091
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001092config DEBUG_TPM
1093 bool "Output verbose TPM debug messages"
1094 default n
1095 depends on TPM
1096 help
1097 This option enables additional TPM related debug messages.
1098
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001099config DEBUG_SPI_FLASH
1100 bool "Output verbose SPI flash debug messages"
1101 default n
1102 depends on SPI_FLASH
1103 help
1104 This option enables additional SPI flash related debug messages.
1105
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001106config DEBUG_USBDEBUG
1107 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1108 default n
1109 depends on USBDEBUG
1110 help
1111 This option enables additional USB 2.0 debug dongle related messages.
1112
1113 Select this to debug the connection of usbdebug dongle. Note that
1114 you need some other working console to receive the messages.
1115
Stefan Reinauer8e073822012-04-04 00:07:22 +02001116if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1117# Only visible with the right southbridge and loglevel.
1118config DEBUG_INTEL_ME
1119 bool "Verbose logging for Intel Management Engine"
1120 default n
1121 help
1122 Enable verbose logging for Intel Management Engine driver that
1123 is present on Intel 6-series chipsets.
1124endif
1125
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001126config TRACE
1127 bool "Trace function calls"
1128 default n
1129 help
1130 If enabled, every function will print information to console once
1131 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1132 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1133 of calling function. Please note some printk releated functions
1134 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001135
1136config DEBUG_COVERAGE
1137 bool "Debug code coverage"
1138 default n
1139 depends on COVERAGE
1140 help
1141 If enabled, the code coverage hooks in coreboot will output some
1142 information about the coverage data that is dumped.
1143
David Hendricks3b11de82014-11-05 14:05:56 -08001144config GENERIC_GPIO_LIB
1145 bool "Build generic GPIO library"
1146 default n
1147 help
1148 If enabled, compile the generic GPIO library. A "generic" GPIO
1149 implies configurability usually found on SoCs, particularly the
1150 ability to control internal pull resistors.
1151
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001152config BOARD_ID_SUPPORT
1153 bool "Discover board ID and store it in coreboot table"
1154 default n
David Hendricks3b11de82014-11-05 14:05:56 -08001155 select GENERIC_GPIO_LIB
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001156 help
1157 If enabled, coreboot discovers the board id of the hardware it is
1158 running on and reports it through the coreboot table to the rest of
1159 the system.
1160
Uwe Hermann168b11b2009-10-07 16:15:40 +00001161endmenu
1162
Myles Watsond73c1b52009-10-26 15:14:07 +00001163# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001164config ENABLE_APIC_EXT_ID
1165 bool
1166 default n
Myles Watson2e672732009-11-12 16:38:03 +00001167
1168config WARNINGS_ARE_ERRORS
1169 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001170 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001171
Peter Stuge51eafde2010-10-13 06:23:02 +00001172# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1173# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1174# mutually exclusive. One of these options must be selected in the
1175# mainboard Kconfig if the chipset supports enabling and disabling of
1176# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1177# in mainboard/Kconfig to know if the button should be enabled or not.
1178
1179config POWER_BUTTON_DEFAULT_ENABLE
1180 def_bool n
1181 help
1182 Select when the board has a power button which can optionally be
1183 disabled by the user.
1184
1185config POWER_BUTTON_DEFAULT_DISABLE
1186 def_bool n
1187 help
1188 Select when the board has a power button which can optionally be
1189 enabled by the user, e.g. when the board ships with a jumper over
1190 the power switch contacts.
1191
1192config POWER_BUTTON_FORCE_ENABLE
1193 def_bool n
1194 help
1195 Select when the board requires that the power button is always
1196 enabled.
1197
1198config POWER_BUTTON_FORCE_DISABLE
1199 def_bool n
1200 help
1201 Select when the board requires that the power button is always
1202 disabled, e.g. when it has been hardwired to ground.
1203
1204config POWER_BUTTON_IS_OPTIONAL
1205 bool
1206 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1207 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1208 help
1209 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001210
1211config REG_SCRIPT
1212 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001213 default n
1214 help
1215 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001216
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001217config MAX_REBOOT_CNT
1218 int
1219 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001220 help
1221 Internal option that sets the maximum number of bootblock executions allowed
1222 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001223 and switching to the fallback image.