blob: a6032c7d07b541ff78b4aa10b3fc61a0619af6bb [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
59 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
67
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000111config SCONFIG_GENPARSER
112 bool "Generate SCONFIG parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200116 Enable this option if you are working on the sconfig device tree
117 parser and made changes to sconfig.l and sconfig.y.
118
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000119 Otherwise, say N.
120
Joe Korty6d772522010-05-19 18:41:15 +0000121config USE_OPTION_TABLE
122 bool "Use CMOS for configuration values"
123 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000124 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000125 help
126 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200127 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000128
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600129config STATIC_OPTION_TABLE
130 bool "Load default configuration values into CMOS on each boot"
131 default n
132 depends on USE_OPTION_TABLE
133 help
134 Enable this option to reset "CMOS" NVRAM values to default on
135 every boot. Use this if you want the NVRAM configuration to
136 never be modified from its default values.
137
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000138config COMPRESS_RAMSTAGE
139 bool "Compress ramstage with LZMA"
140 default y
141 help
142 Compress ramstage to save memory in the flash image. Note
143 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000145
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200146config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200147 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200148 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200149 help
150 Include the .config file that was used to compile coreboot
151 in the (CBFS) ROM image. This is useful if you want to know which
152 options were used to build a specific coreboot.rom image.
153
Daniele Forsi53847a22014-07-22 18:00:56 +0200154 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200155
156 You can use the following command to easily list the options:
157
158 grep -a CONFIG_ coreboot.rom
159
160 Alternatively, you can also use cbfstool to print the image
161 contents (including the raw 'config' item we're looking for).
162
163 Example:
164
165 $ cbfstool coreboot.rom print
166 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
167 offset 0x0
168 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600169
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170 Name Offset Type Size
171 cmos_layout.bin 0x0 cmos layout 1159
172 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200173 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200174 fallback/payload 0x80dc0 payload 51526
175 config 0x8d740 raw 3324
176 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200177
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300178config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200179 def_bool !LATE_CBMEM_INIT
180
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181config COLLECT_TIMESTAMPS
182 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300183 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700184 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Make coreboot create a table of timer-ID/timer-value pairs to
186 allow measuring time spent at different phases of the boot process.
187
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200188config USE_BLOBS
189 bool "Allow use of binary-only repository"
190 default n
191 help
192 This draws in the blobs repository, which contains binary files that
193 might be required for some chipsets or boards.
194 This flag ensures that a "Free" option remains available for users.
195
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800196config COVERAGE
197 bool "Code coverage support"
198 depends on COMPILER_GCC
199 default n
200 help
201 Add code coverage support for coreboot. This will store code
202 coverage information in CBMEM for extraction from user space.
203 If unsure, say N.
204
Stefan Reinauer58470e32014-10-17 13:08:36 +0200205config RELOCATABLE_MODULES
206 bool "Relocatable Modules"
207 default n
208 help
209 If RELOCATABLE_MODULES is selected then support is enabled for
210 building relocatable modules in the RAM stage. Those modules can be
211 loaded anywhere and all the relocations are handled automatically.
212
213config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200214 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200215 bool "Build the ramstage to be relocatable in 32-bit address space."
216 default n
217 help
218 The reloctable ramstage support allows for the ramstage to be built
219 as a relocatable module. The stage loader can identify a place
220 out of the OS way so that copying memory is unnecessary during an S3
221 wake. When selecting this option the romstage is responsible for
222 determing a stack location to use for loading the ramstage.
223
224config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
225 depends on RELOCATABLE_RAMSTAGE
226 bool "Cache the relocated ramstage outside of cbmem."
227 default n
228 help
229 The relocated ramstage is saved in an area specified by the
230 by the board and/or chipset.
231
232choice
233 prompt "Bootblock behaviour"
234 default BOOTBLOCK_SIMPLE
235
236config BOOTBLOCK_SIMPLE
237 bool "Always load fallback"
238
239config BOOTBLOCK_NORMAL
240 bool "Switch to normal if CMOS says so"
241
242endchoice
243
244config BOOTBLOCK_SOURCE
245 string
246 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
247 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
248
Timothy Pearson44724082015-03-16 11:47:45 -0500249config SKIP_MAX_REBOOT_CNT_CLEAR
250 bool "Do not clear reboot count after successful boot"
251 default n
252 depends on EXPERT
253 help
254 Do not clear the reboot count immediately after successful boot.
255 Set to allow the payload to control normal/fallback image recovery.
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257config UPDATE_IMAGE
258 bool "Update existing coreboot.rom image"
259 default n
260 help
261 If this option is enabled, no new coreboot.rom file
262 is created. Instead it is expected that there already
263 is a suitable file for further processing.
264 The bootblock will not be modified.
265
David Hendricks627b3bd2014-11-03 17:42:09 -0800266config RAM_CODE_SUPPORT
267 bool "Discover RAM configuration code and store it in coreboot table"
268 default n
269 help
270 If enabled, coreboot discovers RAM configuration (value obtained by
271 reading board straps) and stores it in coreboot table.
272
Uwe Hermannc04be932009-10-05 13:55:28 +0000273endmenu
274
Stefan Reinauera48ca842015-04-04 01:58:28 +0200275source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000276
Stefan Reinauera48ca842015-04-04 01:58:28 +0200277source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800278
Stefan Reinauera48ca842015-04-04 01:58:28 +0200279source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100280
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200281config SYSTEM_TYPE_LAPTOP
282 default n
283 bool
284
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000285menu "Chipset"
286
287comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200288source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000289comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200290source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000291comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200292source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000293comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200294source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000295comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200296source "src/ec/acpi/Kconfig"
297source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500298comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200299source "src/soc/*/*/Kconfig"
300source "src/drivers/intel/fsp/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000301
302endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000303
Stefan Reinauera48ca842015-04-04 01:58:28 +0200304source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800305
Rudolf Marekd9c25492010-05-16 15:31:53 +0000306menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200307source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000308endmenu
309
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700310config TPM
311 bool
312 default n
313 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700314 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700315 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700316 help
317 Enable this option to enable TPM support in coreboot.
318
319 If unsure, say N.
320
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300321config RAMTOP
322 hex
323 default 0x200000
324 depends on ARCH_X86
325
Patrick Georgi0588d192009-08-12 15:00:51 +0000326config HEAP_SIZE
327 hex
Myles Watson04000f42009-10-16 19:12:49 +0000328 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000329
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700330config STACK_SIZE
331 hex
Julius Werner89be1542014-12-18 19:24:48 -0800332 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700333 default 0x1000
334
Patrick Georgi0588d192009-08-12 15:00:51 +0000335config MAX_CPUS
336 int
337 default 1
338
339config MMCONF_SUPPORT_DEFAULT
340 bool
341 default n
342
343config MMCONF_SUPPORT
344 bool
345 default n
346
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200347config BOOTMODE_STRAPS
348 bool
349 default n
350
Stefan Reinauera48ca842015-04-04 01:58:28 +0200351source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000352
353config HAVE_ACPI_RESUME
354 bool
355 default n
356
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000357config HAVE_ACPI_SLIC
358 bool
359 default n
360
Patrick Georgi0588d192009-08-12 15:00:51 +0000361config HAVE_HARD_RESET
362 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000363 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000364 help
365 This variable specifies whether a given board has a hard_reset
366 function, no matter if it's provided by board code or chipset code.
367
Aaron Durbina4217912013-04-29 22:31:51 -0500368config HAVE_MONOTONIC_TIMER
369 def_bool n
370 help
371 The board/chipset provides a monotonic timer.
372
Aaron Durbine5e36302014-09-25 10:05:15 -0500373config GENERIC_UDELAY
374 def_bool n
375 depends on HAVE_MONOTONIC_TIMER
376 help
377 The board/chipset uses a generic udelay function utilizing the
378 monotonic timer.
379
Aaron Durbin340ca912013-04-30 09:58:12 -0500380config TIMER_QUEUE
381 def_bool n
382 depends on HAVE_MONOTONIC_TIMER
383 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300384 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500385
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500386config COOP_MULTITASKING
387 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500388 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500389 help
390 Cooperative multitasking allows callbacks to be multiplexed on the
391 main thread of ramstage. With this enabled it allows for multiple
392 execution paths to take place when they have udelay() calls within
393 their code.
394
395config NUM_THREADS
396 int
397 default 4
398 depends on COOP_MULTITASKING
399 help
400 How many execution threads to cooperatively multitask with.
401
Patrick Georgi0588d192009-08-12 15:00:51 +0000402config HAVE_OPTION_TABLE
403 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000404 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000405 help
406 This variable specifies whether a given board has a cmos.layout
407 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000408 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000409
Patrick Georgi0588d192009-08-12 15:00:51 +0000410config PIRQ_ROUTE
411 bool
412 default n
413
414config HAVE_SMI_HANDLER
415 bool
416 default n
417
418config PCI_IO_CFG_EXT
419 bool
420 default n
421
422config IOAPIC
423 bool
424 default n
425
Stefan Reinauer5b635792012-08-16 14:05:42 -0700426config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800427 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700428 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800429 help
430 This is the part of the ROM actually managed by CBFS, located at the
431 end of the ROM (passed through cbfstool -o) on x86 and at at the start
432 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
433 span the whole ROM but can be overwritten to make coreboot live
434 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700435
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200436config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700437 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200438 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700439
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000440# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000441config VIDEO_MB
442 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000443 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000444
Myles Watson45bb25f2009-09-22 18:49:08 +0000445config USE_WATCHDOG_ON_BOOT
446 bool
447 default n
448
449config VGA
450 bool
451 default n
452 help
453 Build board-specific VGA code.
454
455config GFXUMA
456 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000457 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000458 help
459 Enable Unified Memory Architecture for graphics.
460
Myles Watsonb8e20272009-10-15 13:35:47 +0000461config HAVE_ACPI_TABLES
462 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000463 help
464 This variable specifies whether a given board has ACPI table support.
465 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000466
467config HAVE_MP_TABLE
468 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000469 help
470 This variable specifies whether a given board has MP table support.
471 It is usually set in mainboard/*/Kconfig.
472 Whether or not the MP table is actually generated by coreboot
473 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000474
475config HAVE_PIRQ_TABLE
476 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000477 help
478 This variable specifies whether a given board has PIRQ table support.
479 It is usually set in mainboard/*/Kconfig.
480 Whether or not the PIRQ table is actually generated by coreboot
481 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000482
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500483config MAX_PIRQ_LINKS
484 int
485 default 4
486 help
487 This variable specifies the number of PIRQ interrupt links which are
488 routable. On most chipsets, this is 4, INTA through INTD. Some
489 chipsets offer more than four links, commonly up to INTH. They may
490 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
491 table specifies links greater than 4, pirq_route_irqs will not
492 function properly, unless this variable is correctly set.
493
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200494config PER_DEVICE_ACPI_TABLES
495 bool
496 default n
497
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200498config COMMON_FADT
499 bool
500 default n
501
Myles Watsond73c1b52009-10-26 15:14:07 +0000502#These Options are here to avoid "undefined" warnings.
503#The actual selection and help texts are in the following menu.
504
Uwe Hermann168b11b2009-10-07 16:15:40 +0000505menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000506
Myles Watsonb8e20272009-10-15 13:35:47 +0000507config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800508 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
509 bool
510 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000511 help
512 Generate an MP table (conforming to the Intel MultiProcessor
513 specification 1.4) for this board.
514
515 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000516
Myles Watsonb8e20272009-10-15 13:35:47 +0000517config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800518 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
519 bool
520 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000521 help
522 Generate a PIRQ table for this board.
523
524 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000525
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200526config GENERATE_SMBIOS_TABLES
527 depends on ARCH_X86
528 bool "Generate SMBIOS tables"
529 default y
530 help
531 Generate SMBIOS tables for this board.
532
533 If unsure, say Y.
534
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200535config MAINBOARD_SERIAL_NUMBER
536 string "SMBIOS Serial Number"
537 depends on GENERATE_SMBIOS_TABLES
538 default "123456789"
539 help
540 The Serial Number to store in SMBIOS structures.
541
542config MAINBOARD_VERSION
543 string "SMBIOS Version Number"
544 depends on GENERATE_SMBIOS_TABLES
545 default "1.0"
546 help
547 The Version Number to store in SMBIOS structures.
548
549config MAINBOARD_SMBIOS_MANUFACTURER
550 string "SMBIOS Manufacturer"
551 depends on GENERATE_SMBIOS_TABLES
552 default MAINBOARD_VENDOR
553 help
554 Override the default Manufacturer stored in SMBIOS structures.
555
556config MAINBOARD_SMBIOS_PRODUCT_NAME
557 string "SMBIOS Product name"
558 depends on GENERATE_SMBIOS_TABLES
559 default MAINBOARD_PART_NUMBER
560 help
561 Override the default Product name stored in SMBIOS structures.
562
Myles Watson45bb25f2009-09-22 18:49:08 +0000563endmenu
564
Patrick Georgi0588d192009-08-12 15:00:51 +0000565menu "Payload"
566
Patrick Georgi0588d192009-08-12 15:00:51 +0000567choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000568 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000569 default PAYLOAD_NONE if !ARCH_X86
570 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000571
Uwe Hermann168b11b2009-10-07 16:15:40 +0000572config PAYLOAD_NONE
573 bool "None"
574 help
575 Select this option if you want to create an "empty" coreboot
576 ROM image for a certain mainboard, i.e. a coreboot ROM image
577 which does not yet contain a payload.
578
579 For such an image to be useful, you have to use 'cbfstool'
580 to add a payload to the ROM image later.
581
Patrick Georgi0588d192009-08-12 15:00:51 +0000582config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000583 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000584 help
585 Select this option if you have a payload image (an ELF file)
586 which coreboot should run as soon as the basic hardware
587 initialization is completed.
588
589 You will be able to specify the location and file name of the
590 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000591
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200592config PAYLOAD_LINUX
593 bool "A Linux payload"
594 help
595 Select this option if you have a Linux bzImage which coreboot
596 should run as soon as the basic hardware initialization
597 is completed.
598
599 You will be able to specify the location and file name of the
600 payload image later.
601
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000602config PAYLOAD_SEABIOS
603 bool "SeaBIOS"
604 depends on ARCH_X86
605 help
606 Select this option if you want to build a coreboot image
607 with a SeaBIOS payload. If you don't know what this is
608 about, just leave it enabled.
609
610 See http://coreboot.org/Payloads for more information.
611
Stefan Reinauere50952f2011-04-15 03:34:05 +0000612config PAYLOAD_FILO
613 bool "FILO"
614 help
615 Select this option if you want to build a coreboot image
616 with a FILO payload. If you don't know what this is
617 about, just leave it enabled.
618
619 See http://coreboot.org/Payloads for more information.
620
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100621config PAYLOAD_GRUB2
622 bool "GRUB2"
623 help
624 Select this option if you want to build a coreboot image
625 with a GRUB2 payload. If you don't know what this is
626 about, just leave it enabled.
627
628 See http://coreboot.org/Payloads for more information.
629
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800630config PAYLOAD_TIANOCORE
631 bool "Tiano Core"
632 help
633 Select this option if you want to build a coreboot image
634 with a Tiano Core payload. If you don't know what this is
635 about, just leave it enabled.
636
637 See http://coreboot.org/Payloads for more information.
638
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000639endchoice
640
641choice
642 prompt "SeaBIOS version"
643 default SEABIOS_STABLE
644 depends on PAYLOAD_SEABIOS
645
646config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000647 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000648 help
649 Stable SeaBIOS version
650config SEABIOS_MASTER
651 bool "master"
652 help
653 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200654
Patrick Georgi0588d192009-08-12 15:00:51 +0000655endchoice
656
Peter Stugef0408582013-07-09 19:43:09 +0200657config SEABIOS_PS2_TIMEOUT
658 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200659 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200660 depends on EXPERT
661 int
662 help
663 Some PS/2 keyboard controllers don't respond to commands immediately
664 after powering on. This specifies how long SeaBIOS will wait for the
665 keyboard controller to become ready before giving up.
666
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000667config SEABIOS_THREAD_OPTIONROMS
668 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
669 default n
670 bool
671 help
672 Allow hardware init to run in parallel with optionrom execution.
673
674 This can reduce boot time, but can cause some timing
675 variations during option ROM code execution. It is not
676 known if all option ROMs will behave properly with this option.
677
Martin Roth4d7d25f2014-07-25 14:39:05 -0600678config SEABIOS_MALLOC_UPPERMEMORY
679 bool
680 default y
681 depends on PAYLOAD_SEABIOS
682 help
683 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
684 "low memory" allocations. If this is not selected, the memory is
685 instead allocated from the "9-segment" (0x90000-0xa0000).
686 This is not typically needed, but may be required on some platforms
687 to allow USB and SATA buffers to be written correctly by the
688 hardware. In general, if this is desired, the option will be
689 set to 'N' by the chipset Kconfig.
690
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000691config SEABIOS_VGA_COREBOOT
692 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
693 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600694 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000695 bool
696 help
697 Coreboot can initialize the GPU of some mainboards.
698
699 After initializing the GPU, the information about it can be passed to the payload.
700 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
701
Stefan Reinauere50952f2011-04-15 03:34:05 +0000702choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100703 prompt "GRUB2 version"
704 default GRUB2_MASTER
705 depends on PAYLOAD_GRUB2
706
707config GRUB2_MASTER
708 bool "HEAD"
709 help
710 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200711
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100712endchoice
713
714choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000715 prompt "FILO version"
716 default FILO_STABLE
717 depends on PAYLOAD_FILO
718
719config FILO_STABLE
720 bool "0.6.0"
721 help
722 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200723
Stefan Reinauere50952f2011-04-15 03:34:05 +0000724config FILO_MASTER
725 bool "HEAD"
726 help
727 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200728
Stefan Reinauere50952f2011-04-15 03:34:05 +0000729endchoice
730
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000731config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000732 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000733 depends on PAYLOAD_ELF
734 default "payload.elf"
735 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000736 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000737
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000738config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200739 string "Linux path and filename"
740 depends on PAYLOAD_LINUX
741 default "bzImage"
742 help
743 The path and filename of the bzImage kernel to use as payload.
744
745config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000746 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200747 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000748
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000749config PAYLOAD_VGABIOS_FILE
750 string
751 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
752 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
753
Stefan Reinauere50952f2011-04-15 03:34:05 +0000754config PAYLOAD_FILE
755 depends on PAYLOAD_FILO
756 default "payloads/external/FILO/filo/build/filo.elf"
757
Stefan Reinauer275fb632013-02-05 13:58:29 -0800758config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100759 depends on PAYLOAD_GRUB2
760 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
761
762config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800763 string "Tianocore firmware volume"
764 depends on PAYLOAD_TIANOCORE
765 default "COREBOOT.fd"
766 help
767 The result of a corebootPkg build
768
Uwe Hermann168b11b2009-10-07 16:15:40 +0000769# TODO: Defined if no payload? Breaks build?
770config COMPRESSED_PAYLOAD_LZMA
771 bool "Use LZMA compression for payloads"
772 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100773 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000774 help
775 In order to reduce the size payloads take up in the ROM chip
776 coreboot can compress them using the LZMA algorithm.
777
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200778config LINUX_COMMAND_LINE
779 string "Linux command line"
780 depends on PAYLOAD_LINUX
781 default ""
782 help
783 A command line to add to the Linux kernel.
784
785config LINUX_INITRD
786 string "Linux initrd"
787 depends on PAYLOAD_LINUX
788 default ""
789 help
790 An initrd image to add to the Linux kernel.
791
Peter Stugea758ca22009-09-17 16:21:31 +0000792endmenu
793
Uwe Hermann168b11b2009-10-07 16:15:40 +0000794menu "Debugging"
795
796# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000797config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000798 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200799 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000800 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000801 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000802 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000803
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200804config GDB_WAIT
805 bool "Wait for a GDB connection"
806 default n
807 depends on GDB_STUB
808 help
809 If enabled, coreboot will wait for a GDB connection.
810
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800811config FATAL_ASSERTS
812 bool "Halt when hitting a BUG() or assertion error"
813 default n
814 help
815 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
816
Stefan Reinauerfe422182012-05-02 16:33:18 -0700817config DEBUG_CBFS
818 bool "Output verbose CBFS debug messages"
819 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700820 help
821 This option enables additional CBFS related debug messages.
822
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000823config HAVE_DEBUG_RAM_SETUP
824 def_bool n
825
Uwe Hermann01ce6012010-03-05 10:03:50 +0000826config DEBUG_RAM_SETUP
827 bool "Output verbose RAM init debug messages"
828 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000829 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000830 help
831 This option enables additional RAM init related debug messages.
832 It is recommended to enable this when debugging issues on your
833 board which might be RAM init related.
834
835 Note: This option will increase the size of the coreboot image.
836
837 If unsure, say N.
838
Patrick Georgie82618d2010-10-01 14:50:12 +0000839config HAVE_DEBUG_CAR
840 def_bool n
841
Peter Stuge5015f792010-11-10 02:00:32 +0000842config DEBUG_CAR
843 def_bool n
844 depends on HAVE_DEBUG_CAR
845
846if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000847# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
848# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000849config DEBUG_CAR
850 bool "Output verbose Cache-as-RAM debug messages"
851 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000852 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000853 help
854 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000855endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000856
Myles Watson80e914ff2010-06-01 19:25:31 +0000857config DEBUG_PIRQ
858 bool "Check PIRQ table consistency"
859 default n
860 depends on GENERATE_PIRQ_TABLE
861 help
862 If unsure, say N.
863
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000864config HAVE_DEBUG_SMBUS
865 def_bool n
866
Uwe Hermann01ce6012010-03-05 10:03:50 +0000867config DEBUG_SMBUS
868 bool "Output verbose SMBus debug messages"
869 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000870 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000871 help
872 This option enables additional SMBus (and SPD) debug messages.
873
874 Note: This option will increase the size of the coreboot image.
875
876 If unsure, say N.
877
878config DEBUG_SMI
879 bool "Output verbose SMI debug messages"
880 default n
881 depends on HAVE_SMI_HANDLER
882 help
883 This option enables additional SMI related debug messages.
884
885 Note: This option will increase the size of the coreboot image.
886
887 If unsure, say N.
888
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000889config DEBUG_SMM_RELOCATION
890 bool "Debug SMM relocation code"
891 default n
892 depends on HAVE_SMI_HANDLER
893 help
894 This option enables additional SMM handler relocation related
895 debug messages.
896
897 Note: This option will increase the size of the coreboot image.
898
899 If unsure, say N.
900
Uwe Hermanna953f372010-11-10 00:14:32 +0000901# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
902# printk(BIOS_DEBUG, ...) calls.
903config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800904 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
905 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000906 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000907 help
908 This option enables additional malloc related debug messages.
909
910 Note: This option will increase the size of the coreboot image.
911
912 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300913
914# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
915# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300916config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800917 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
918 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300919 default n
920 help
921 This option enables additional ACPI related debug messages.
922
923 Note: This option will slightly increase the size of the coreboot image.
924
925 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300926
Uwe Hermanna953f372010-11-10 00:14:32 +0000927# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
928# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000929config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800930 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
931 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000932 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000933 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000934 help
935 This option enables additional x86emu related debug messages.
936
937 Note: This option will increase the time to emulate a ROM.
938
939 If unsure, say N.
940
Uwe Hermann01ce6012010-03-05 10:03:50 +0000941config X86EMU_DEBUG
942 bool "Output verbose x86emu debug messages"
943 default n
944 depends on PCI_OPTION_ROM_RUN_YABEL
945 help
946 This option enables additional x86emu related debug messages.
947
948 Note: This option will increase the size of the coreboot image.
949
950 If unsure, say N.
951
952config X86EMU_DEBUG_JMP
953 bool "Trace JMP/RETF"
954 default n
955 depends on X86EMU_DEBUG
956 help
957 Print information about JMP and RETF opcodes from x86emu.
958
959 Note: This option will increase the size of the coreboot image.
960
961 If unsure, say N.
962
963config X86EMU_DEBUG_TRACE
964 bool "Trace all opcodes"
965 default n
966 depends on X86EMU_DEBUG
967 help
968 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000969
Uwe Hermann01ce6012010-03-05 10:03:50 +0000970 WARNING: This will produce a LOT of output and take a long time.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_PNP
977 bool "Log Plug&Play accesses"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print Plug And Play accesses made by option ROMs.
982
983 Note: This option will increase the size of the coreboot image.
984
985 If unsure, say N.
986
987config X86EMU_DEBUG_DISK
988 bool "Log Disk I/O"
989 default n
990 depends on X86EMU_DEBUG
991 help
992 Print Disk I/O related messages.
993
994 Note: This option will increase the size of the coreboot image.
995
996 If unsure, say N.
997
998config X86EMU_DEBUG_PMM
999 bool "Log PMM"
1000 default n
1001 depends on X86EMU_DEBUG
1002 help
1003 Print messages related to POST Memory Manager (PMM).
1004
1005 Note: This option will increase the size of the coreboot image.
1006
1007 If unsure, say N.
1008
1009
1010config X86EMU_DEBUG_VBE
1011 bool "Debug VESA BIOS Extensions"
1012 default n
1013 depends on X86EMU_DEBUG
1014 help
1015 Print messages related to VESA BIOS Extension (VBE) functions.
1016
1017 Note: This option will increase the size of the coreboot image.
1018
1019 If unsure, say N.
1020
1021config X86EMU_DEBUG_INT10
1022 bool "Redirect INT10 output to console"
1023 default n
1024 depends on X86EMU_DEBUG
1025 help
1026 Let INT10 (i.e. character output) calls print messages to debug output.
1027
1028 Note: This option will increase the size of the coreboot image.
1029
1030 If unsure, say N.
1031
1032config X86EMU_DEBUG_INTERRUPTS
1033 bool "Log intXX calls"
1034 default n
1035 depends on X86EMU_DEBUG
1036 help
1037 Print messages related to interrupt handling.
1038
1039 Note: This option will increase the size of the coreboot image.
1040
1041 If unsure, say N.
1042
1043config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1044 bool "Log special memory accesses"
1045 default n
1046 depends on X86EMU_DEBUG
1047 help
1048 Print messages related to accesses to certain areas of the virtual
1049 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1050
1051 Note: This option will increase the size of the coreboot image.
1052
1053 If unsure, say N.
1054
1055config X86EMU_DEBUG_MEM
1056 bool "Log all memory accesses"
1057 default n
1058 depends on X86EMU_DEBUG
1059 help
1060 Print memory accesses made by option ROM.
1061 Note: This also includes accesses to fetch instructions.
1062
1063 Note: This option will increase the size of the coreboot image.
1064
1065 If unsure, say N.
1066
1067config X86EMU_DEBUG_IO
1068 bool "Log IO accesses"
1069 default n
1070 depends on X86EMU_DEBUG
1071 help
1072 Print I/O accesses made by option ROM.
1073
1074 Note: This option will increase the size of the coreboot image.
1075
1076 If unsure, say N.
1077
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001078config X86EMU_DEBUG_TIMINGS
1079 bool "Output timing information"
1080 default n
1081 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1082 help
1083 Print timing information needed by i915tool.
1084
1085 If unsure, say N.
1086
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001087config DEBUG_TPM
1088 bool "Output verbose TPM debug messages"
1089 default n
1090 depends on TPM
1091 help
1092 This option enables additional TPM related debug messages.
1093
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001094config DEBUG_SPI_FLASH
1095 bool "Output verbose SPI flash debug messages"
1096 default n
1097 depends on SPI_FLASH
1098 help
1099 This option enables additional SPI flash related debug messages.
1100
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001101config DEBUG_USBDEBUG
1102 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1103 default n
1104 depends on USBDEBUG
1105 help
1106 This option enables additional USB 2.0 debug dongle related messages.
1107
1108 Select this to debug the connection of usbdebug dongle. Note that
1109 you need some other working console to receive the messages.
1110
Stefan Reinauer8e073822012-04-04 00:07:22 +02001111if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1112# Only visible with the right southbridge and loglevel.
1113config DEBUG_INTEL_ME
1114 bool "Verbose logging for Intel Management Engine"
1115 default n
1116 help
1117 Enable verbose logging for Intel Management Engine driver that
1118 is present on Intel 6-series chipsets.
1119endif
1120
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001121config TRACE
1122 bool "Trace function calls"
1123 default n
1124 help
1125 If enabled, every function will print information to console once
1126 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1127 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1128 of calling function. Please note some printk releated functions
1129 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001130
1131config DEBUG_COVERAGE
1132 bool "Debug code coverage"
1133 default n
1134 depends on COVERAGE
1135 help
1136 If enabled, the code coverage hooks in coreboot will output some
1137 information about the coverage data that is dumped.
1138
David Hendricks3b11de82014-11-05 14:05:56 -08001139config GENERIC_GPIO_LIB
1140 bool "Build generic GPIO library"
1141 default n
1142 help
1143 If enabled, compile the generic GPIO library. A "generic" GPIO
1144 implies configurability usually found on SoCs, particularly the
1145 ability to control internal pull resistors.
1146
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001147config BOARD_ID_SUPPORT
1148 bool "Discover board ID and store it in coreboot table"
1149 default n
David Hendricks3b11de82014-11-05 14:05:56 -08001150 select GENERIC_GPIO_LIB
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001151 help
1152 If enabled, coreboot discovers the board id of the hardware it is
1153 running on and reports it through the coreboot table to the rest of
1154 the system.
1155
Uwe Hermann168b11b2009-10-07 16:15:40 +00001156endmenu
1157
Myles Watsond73c1b52009-10-26 15:14:07 +00001158# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001159config ENABLE_APIC_EXT_ID
1160 bool
1161 default n
Myles Watson2e672732009-11-12 16:38:03 +00001162
1163config WARNINGS_ARE_ERRORS
1164 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001165 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001166
Peter Stuge51eafde2010-10-13 06:23:02 +00001167# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1168# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1169# mutually exclusive. One of these options must be selected in the
1170# mainboard Kconfig if the chipset supports enabling and disabling of
1171# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1172# in mainboard/Kconfig to know if the button should be enabled or not.
1173
1174config POWER_BUTTON_DEFAULT_ENABLE
1175 def_bool n
1176 help
1177 Select when the board has a power button which can optionally be
1178 disabled by the user.
1179
1180config POWER_BUTTON_DEFAULT_DISABLE
1181 def_bool n
1182 help
1183 Select when the board has a power button which can optionally be
1184 enabled by the user, e.g. when the board ships with a jumper over
1185 the power switch contacts.
1186
1187config POWER_BUTTON_FORCE_ENABLE
1188 def_bool n
1189 help
1190 Select when the board requires that the power button is always
1191 enabled.
1192
1193config POWER_BUTTON_FORCE_DISABLE
1194 def_bool n
1195 help
1196 Select when the board requires that the power button is always
1197 disabled, e.g. when it has been hardwired to ground.
1198
1199config POWER_BUTTON_IS_OPTIONAL
1200 bool
1201 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1202 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1203 help
1204 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001205
1206config REG_SCRIPT
1207 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001208 default n
1209 help
1210 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001211
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001212config MAX_REBOOT_CNT
1213 int
1214 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001215 help
1216 Internal option that sets the maximum number of bootblock executions allowed
1217 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001218 and switching to the fallback image.