blob: 35628877f7453ff18475c00ac742c7efd7341043 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
61
62config COMPILER_GCC
63 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020064 help
65 Use the GNU Compiler Collection (GCC) to build coreboot.
66
67 For details see http://gcc.gnu.org.
68
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069config COMPILER_LLVM_CLANG
70 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020071 help
72 Use LLVM/clang to build coreboot.
73
74 For details see http://clang.llvm.org.
75
Patrick Georgi23d89cc2010-03-16 01:17:19 +000076endchoice
77
Patrick Georgi9b0de712013-12-29 18:45:23 +010078config ANY_TOOLCHAIN
79 bool "Allow building with any toolchain"
80 default n
81 depends on COMPILER_GCC
82 help
83 Many toolchains break when building coreboot since it uses quite
84 unusual linker features. Unless developers explicitely request it,
85 we'll have to assume that they use their distro compiler by mistake.
86 Make sure that using patched compilers is a conscious decision.
87
Patrick Georgi516a2a72010-03-25 21:45:25 +000088config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020089 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000090 default n
91 help
92 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020093
94 Requires the ccache utility in your system $PATH.
95
96 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000097
Sol Boucher69b88bf2015-02-26 11:47:19 -080098config FMD_GENPARSER
99 bool "Generate flashmap descriptor parser using flex and bison"
100 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800101 help
102 Enable this option if you are working on the flashmap descriptor
103 parser and made changes to fmd_scanner.l or fmd_parser.y.
104
105 Otherwise, say N to use the provided pregenerated scanner/parser.
106
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000107config SCONFIG_GENPARSER
108 bool "Generate SCONFIG parser using flex and bison"
109 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000110 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200111 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800112 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200113
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115
Joe Korty6d772522010-05-19 18:41:15 +0000116config USE_OPTION_TABLE
117 bool "Use CMOS for configuration values"
118 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000119 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000120 help
121 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200122 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000123
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600124config STATIC_OPTION_TABLE
125 bool "Load default configuration values into CMOS on each boot"
126 default n
127 depends on USE_OPTION_TABLE
128 help
129 Enable this option to reset "CMOS" NVRAM values to default on
130 every boot. Use this if you want the NVRAM configuration to
131 never be modified from its default values.
132
Julius Wernercdf92ea2014-12-09 12:18:00 -0800133config UNCOMPRESSED_RAMSTAGE
134 bool
135 default n
136
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000137config COMPRESS_RAMSTAGE
138 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800139 default y if !UNCOMPRESSED_RAMSTAGE
140 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000141 help
142 Compress ramstage to save memory in the flash image. Note
143 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000145
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200146config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200147 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200148 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200149 help
150 Include the .config file that was used to compile coreboot
151 in the (CBFS) ROM image. This is useful if you want to know which
152 options were used to build a specific coreboot.rom image.
153
Daniele Forsi53847a22014-07-22 18:00:56 +0200154 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200155
156 You can use the following command to easily list the options:
157
158 grep -a CONFIG_ coreboot.rom
159
160 Alternatively, you can also use cbfstool to print the image
161 contents (including the raw 'config' item we're looking for).
162
163 Example:
164
165 $ cbfstool coreboot.rom print
166 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
167 offset 0x0
168 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600169
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170 Name Offset Type Size
171 cmos_layout.bin 0x0 cmos layout 1159
172 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200173 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200174 fallback/payload 0x80dc0 payload 51526
175 config 0x8d740 raw 3324
176 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200177
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300178config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200179 def_bool !LATE_CBMEM_INIT
180
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181config COLLECT_TIMESTAMPS
182 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300183 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700184 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Make coreboot create a table of timer-ID/timer-value pairs to
186 allow measuring time spent at different phases of the boot process.
187
Aaron Durbin1936f6c2015-07-03 17:04:21 -0500188config HAS_PRECBMEM_TIMESTAMP_REGION
189 bool "Timestamp region exists for pre-cbmem timestamps"
190 default y if ARCH_ROMSTAGE_X86_32 && CACHE_AS_RAM
191 depends on COLLECT_TIMESTAMPS
192 help
193 A separate region is maintained to allow storing of timestamps before
194 cbmem comes up. This is useful for storing timestamps across different
195 stage boundaries.
196
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200197config USE_BLOBS
198 bool "Allow use of binary-only repository"
199 default n
200 help
201 This draws in the blobs repository, which contains binary files that
202 might be required for some chipsets or boards.
203 This flag ensures that a "Free" option remains available for users.
204
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800205config COVERAGE
206 bool "Code coverage support"
207 depends on COMPILER_GCC
208 default n
209 help
210 Add code coverage support for coreboot. This will store code
211 coverage information in CBMEM for extraction from user space.
212 If unsure, say N.
213
Stefan Reinauer58470e32014-10-17 13:08:36 +0200214config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200215 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200216 default n
217 help
218 If RELOCATABLE_MODULES is selected then support is enabled for
219 building relocatable modules in the RAM stage. Those modules can be
220 loaded anywhere and all the relocations are handled automatically.
221
222config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200223 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200224 bool "Build the ramstage to be relocatable in 32-bit address space."
225 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200226 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200227 help
228 The reloctable ramstage support allows for the ramstage to be built
229 as a relocatable module. The stage loader can identify a place
230 out of the OS way so that copying memory is unnecessary during an S3
231 wake. When selecting this option the romstage is responsible for
232 determing a stack location to use for loading the ramstage.
233
234config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
235 depends on RELOCATABLE_RAMSTAGE
236 bool "Cache the relocated ramstage outside of cbmem."
237 default n
238 help
239 The relocated ramstage is saved in an area specified by the
240 by the board and/or chipset.
241
Aaron Durbin0424c952015-03-28 23:56:22 -0500242config FLASHMAP_OFFSET
243 hex "Flash Map Offset"
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700244 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE_MRC
245 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE_MRC
Aaron Durbin0424c952015-03-28 23:56:22 -0500246 default CBFS_SIZE if !ARCH_X86
247 default 0
248 help
249 Offset of flash map in firmware image
250
Julius Werner86fc11d2015-10-09 13:37:58 -0700251# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200252choice
253 prompt "Bootblock behaviour"
254 default BOOTBLOCK_SIMPLE
255
256config BOOTBLOCK_SIMPLE
257 bool "Always load fallback"
258
259config BOOTBLOCK_NORMAL
260 bool "Switch to normal if CMOS says so"
261
262endchoice
263
Julius Werner86fc11d2015-10-09 13:37:58 -0700264# To be selected by arch, SoC or mainboard if it does not want use the normal
265# src/lib/bootblock.c#main() C entry point.
266config BOOTBLOCK_CUSTOM
267 bool
268 default n
269
Stefan Reinauer58470e32014-10-17 13:08:36 +0200270config BOOTBLOCK_SOURCE
271 string
272 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
273 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
274
Timothy Pearson44724082015-03-16 11:47:45 -0500275config SKIP_MAX_REBOOT_CNT_CLEAR
276 bool "Do not clear reboot count after successful boot"
277 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600278 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500279 help
280 Do not clear the reboot count immediately after successful boot.
281 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600282 Note that it is the responsibility of the payload to reset the
283 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500284
Stefan Reinauer58470e32014-10-17 13:08:36 +0200285config UPDATE_IMAGE
286 bool "Update existing coreboot.rom image"
287 default n
288 help
289 If this option is enabled, no new coreboot.rom file
290 is created. Instead it is expected that there already
291 is a suitable file for further processing.
292 The bootblock will not be modified.
293
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700294config GENERIC_GPIO_LIB
295 bool
296 default n
297 help
298 If enabled, compile the generic GPIO library. A "generic" GPIO
299 implies configurability usually found on SoCs, particularly the
300 ability to control internal pull resistors.
301
302config BOARD_ID_AUTO
303 bool
304 default n
305 help
306 Mainboards that can read a board ID from the hardware straps
307 (ie. GPIO) select this configuration option.
308
309config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200310 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700311 default n
312 depends on !BOARD_ID_AUTO
313 help
314 If you want to maintain a board ID, but the hardware does not
315 have straps to automatically determine the ID, you can say Y
316 here and add a file named 'board_id' to CBFS. If you don't know
317 what this is about, say N.
318
319config BOARD_ID_STRING
320 string "Board ID"
321 default "(none)"
322 depends on BOARD_ID_MANUAL
323 help
324 This string is placed in the 'board_id' CBFS file for indicating
325 board type.
326
David Hendricks627b3bd2014-11-03 17:42:09 -0800327config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200328 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800329 default n
330 help
331 If enabled, coreboot discovers RAM configuration (value obtained by
332 reading board straps) and stores it in coreboot table.
333
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400334config BOOTSPLASH_IMAGE
335 bool "Add a bootsplash image"
336 help
337 Select this option if you have a bootsplash image that you would
338 like to add to your ROM.
339
340 This will only add the image to the ROM. To actually run it check
341 options under 'Display' section.
342
343config BOOTSPLASH_FILE
344 string "Bootsplash path and filename"
345 depends on BOOTSPLASH_IMAGE
346 default "bootsplash.jpg"
347 help
348 The path and filename of the file to use as graphical bootsplash
349 screen. The file format has to be jpg.
350
Uwe Hermannc04be932009-10-05 13:55:28 +0000351endmenu
352
Alexander Couzens77103792015-04-16 02:03:26 +0200353source "src/acpi/Kconfig"
354
Martin Roth026e4dc2015-06-19 23:17:15 -0600355menu "Mainboard"
356
Stefan Reinauera48ca842015-04-04 01:58:28 +0200357source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000358
Martin Roth026e4dc2015-06-19 23:17:15 -0600359config CBFS_SIZE
360 hex "Size of CBFS filesystem in ROM"
Martin Roth59aa2b12015-06-20 16:17:12 -0600361 default 0x100000 if HAVE_INTEL_FIRMWARE || \
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700362 NORTHBRIDGE_INTEL_GM45 || NORTHBRIDGE_INTEL_SANDYBRIDGE_MRC || \
363 NORTHBRIDGE_INTEL_IVYBRIDGE_MRC || NORTHBRIDGE_INTEL_IVYBRIDGE || \
364 NORTHBRIDGE_INTEL_SANDYBRIDGE || \
Martin Rothc407cb92015-06-23 19:59:30 -0600365 NORTHBRIDGE_INTEL_NEHALEM || SOC_INTEL_BRASWELL || \
Martin Roth026e4dc2015-06-19 23:17:15 -0600366 SOC_INTEL_BROADWELL
Aaron Durbin2ca127402015-07-30 13:34:29 -0500367 default 0x200000 if SOC_INTEL_SKYLAKE
Martin Roth026e4dc2015-06-19 23:17:15 -0600368 default ROM_SIZE
369 help
370 This is the part of the ROM actually managed by CBFS, located at the
371 end of the ROM (passed through cbfstool -o) on x86 and at at the start
372 of the ROM (passed through cbfstool -s) everywhere else. It defaults
373 to span the whole ROM on all but Intel systems that use an Intel Firmware
374 Descriptor. It can be overridden to make coreboot live alongside other
375 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
376 binaries.
377
378endmenu
379
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200380config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600381 default n
382 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200383
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000384menu "Chipset"
385
Duncan Lauried2119762015-06-08 18:11:56 -0700386comment "SoC"
387source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000388comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200389source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000390comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200391source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000392comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200393source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000394comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200395source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000396comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200397source "src/ec/acpi/Kconfig"
398source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600399source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000400
Martin Roth59aa2b12015-06-20 16:17:12 -0600401source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600402source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600403
Martin Rothe1523ec2015-06-19 22:30:43 -0600404source "src/arch/*/Kconfig"
405
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000406endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000407
Stefan Reinauera48ca842015-04-04 01:58:28 +0200408source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800409
Rudolf Marekd9c25492010-05-16 15:31:53 +0000410menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200411source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000412endmenu
413
Patrick Georgi0770f252015-04-22 13:28:21 +0200414config RTC
415 bool
416 default n
417
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700418config TPM
419 bool
420 default n
421 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700422 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700423 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700424 help
425 Enable this option to enable TPM support in coreboot.
426
427 If unsure, say N.
428
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300429config RAMTOP
430 hex
431 default 0x200000
432 depends on ARCH_X86
433
Patrick Georgi0588d192009-08-12 15:00:51 +0000434config HEAP_SIZE
435 hex
Myles Watson04000f42009-10-16 19:12:49 +0000436 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000437
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700438config STACK_SIZE
439 hex
Thaminda Edirisooriya1daee062015-07-09 13:53:34 -0700440 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS || ARCH_RAMSTAGE_RISCV)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700441 default 0x1000
442
Patrick Georgi0588d192009-08-12 15:00:51 +0000443config MAX_CPUS
444 int
445 default 1
446
447config MMCONF_SUPPORT_DEFAULT
448 bool
449 default n
450
451config MMCONF_SUPPORT
452 bool
453 default n
454
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200455config BOOTMODE_STRAPS
456 bool
457 default n
458
Stefan Reinauera48ca842015-04-04 01:58:28 +0200459source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000460
461config HAVE_ACPI_RESUME
462 bool
463 default n
464
Patrick Georgi0588d192009-08-12 15:00:51 +0000465config HAVE_HARD_RESET
466 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000467 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000468 help
469 This variable specifies whether a given board has a hard_reset
470 function, no matter if it's provided by board code or chipset code.
471
Aaron Durbina4217912013-04-29 22:31:51 -0500472config HAVE_MONOTONIC_TIMER
473 def_bool n
474 help
475 The board/chipset provides a monotonic timer.
476
Aaron Durbine5e36302014-09-25 10:05:15 -0500477config GENERIC_UDELAY
478 def_bool n
479 depends on HAVE_MONOTONIC_TIMER
480 help
481 The board/chipset uses a generic udelay function utilizing the
482 monotonic timer.
483
Aaron Durbin340ca912013-04-30 09:58:12 -0500484config TIMER_QUEUE
485 def_bool n
486 depends on HAVE_MONOTONIC_TIMER
487 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300488 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500489
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500490config COOP_MULTITASKING
491 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500492 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500493 help
494 Cooperative multitasking allows callbacks to be multiplexed on the
495 main thread of ramstage. With this enabled it allows for multiple
496 execution paths to take place when they have udelay() calls within
497 their code.
498
499config NUM_THREADS
500 int
501 default 4
502 depends on COOP_MULTITASKING
503 help
504 How many execution threads to cooperatively multitask with.
505
Patrick Georgi0588d192009-08-12 15:00:51 +0000506config HAVE_OPTION_TABLE
507 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000508 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000509 help
510 This variable specifies whether a given board has a cmos.layout
511 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000512 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000513
Patrick Georgi0588d192009-08-12 15:00:51 +0000514config PIRQ_ROUTE
515 bool
516 default n
517
518config HAVE_SMI_HANDLER
519 bool
520 default n
521
522config PCI_IO_CFG_EXT
523 bool
524 default n
525
526config IOAPIC
527 bool
528 default n
529
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200530config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700531 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200532 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700533
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000534# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000535config VIDEO_MB
536 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000537 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000538
Myles Watson45bb25f2009-09-22 18:49:08 +0000539config USE_WATCHDOG_ON_BOOT
540 bool
541 default n
542
543config VGA
544 bool
545 default n
546 help
547 Build board-specific VGA code.
548
549config GFXUMA
550 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000551 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000552 help
553 Enable Unified Memory Architecture for graphics.
554
Myles Watsonb8e20272009-10-15 13:35:47 +0000555config HAVE_ACPI_TABLES
556 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000557 help
558 This variable specifies whether a given board has ACPI table support.
559 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000560
561config HAVE_MP_TABLE
562 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000563 help
564 This variable specifies whether a given board has MP table support.
565 It is usually set in mainboard/*/Kconfig.
566 Whether or not the MP table is actually generated by coreboot
567 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000568
569config HAVE_PIRQ_TABLE
570 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000571 help
572 This variable specifies whether a given board has PIRQ table support.
573 It is usually set in mainboard/*/Kconfig.
574 Whether or not the PIRQ table is actually generated by coreboot
575 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000576
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500577config MAX_PIRQ_LINKS
578 int
579 default 4
580 help
581 This variable specifies the number of PIRQ interrupt links which are
582 routable. On most chipsets, this is 4, INTA through INTD. Some
583 chipsets offer more than four links, commonly up to INTH. They may
584 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
585 table specifies links greater than 4, pirq_route_irqs will not
586 function properly, unless this variable is correctly set.
587
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200588config COMMON_FADT
589 bool
590 default n
591
Myles Watsond73c1b52009-10-26 15:14:07 +0000592#These Options are here to avoid "undefined" warnings.
593#The actual selection and help texts are in the following menu.
594
Uwe Hermann168b11b2009-10-07 16:15:40 +0000595menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000596
Myles Watsonb8e20272009-10-15 13:35:47 +0000597config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800598 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
599 bool
600 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000601 help
602 Generate an MP table (conforming to the Intel MultiProcessor
603 specification 1.4) for this board.
604
605 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000606
Myles Watsonb8e20272009-10-15 13:35:47 +0000607config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800608 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
609 bool
610 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000611 help
612 Generate a PIRQ table for this board.
613
614 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000615
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200616config GENERATE_SMBIOS_TABLES
617 depends on ARCH_X86
618 bool "Generate SMBIOS tables"
619 default y
620 help
621 Generate SMBIOS tables for this board.
622
623 If unsure, say Y.
624
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200625config SMBIOS_PROVIDED_BY_MOBO
626 bool
627 default n
628
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200629config MAINBOARD_SERIAL_NUMBER
630 string "SMBIOS Serial Number"
631 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200632 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200633 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600634 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200635 The Serial Number to store in SMBIOS structures.
636
637config MAINBOARD_VERSION
638 string "SMBIOS Version Number"
639 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200640 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200641 default "1.0"
642 help
643 The Version Number to store in SMBIOS structures.
644
645config MAINBOARD_SMBIOS_MANUFACTURER
646 string "SMBIOS Manufacturer"
647 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200648 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200649 default MAINBOARD_VENDOR
650 help
651 Override the default Manufacturer stored in SMBIOS structures.
652
653config MAINBOARD_SMBIOS_PRODUCT_NAME
654 string "SMBIOS Product name"
655 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200656 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200657 default MAINBOARD_PART_NUMBER
658 help
659 Override the default Product name stored in SMBIOS structures.
660
Myles Watson45bb25f2009-09-22 18:49:08 +0000661endmenu
662
Patrick Georgi0588d192009-08-12 15:00:51 +0000663menu "Payload"
664
Patrick Georgi0588d192009-08-12 15:00:51 +0000665choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000666 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000667 default PAYLOAD_NONE if !ARCH_X86
668 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000669
Uwe Hermann168b11b2009-10-07 16:15:40 +0000670config PAYLOAD_NONE
671 bool "None"
672 help
673 Select this option if you want to create an "empty" coreboot
674 ROM image for a certain mainboard, i.e. a coreboot ROM image
675 which does not yet contain a payload.
676
677 For such an image to be useful, you have to use 'cbfstool'
678 to add a payload to the ROM image later.
679
Patrick Georgi0588d192009-08-12 15:00:51 +0000680config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000681 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000682 help
683 Select this option if you have a payload image (an ELF file)
684 which coreboot should run as soon as the basic hardware
685 initialization is completed.
686
687 You will be able to specify the location and file name of the
688 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000689
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700690source "payloads/external/*/Kconfig.name"
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800691
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000692endchoice
693
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700694source "payloads/external/*/Kconfig"
Stefan Reinauere50952f2011-04-15 03:34:05 +0000695
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000696config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000697 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000698 depends on PAYLOAD_ELF
699 default "payload.elf"
700 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000701 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000702
Uwe Hermann168b11b2009-10-07 16:15:40 +0000703# TODO: Defined if no payload? Breaks build?
704config COMPRESSED_PAYLOAD_LZMA
705 bool "Use LZMA compression for payloads"
706 default y
Stefan Reinauer1a8b7bf2015-06-30 15:58:56 -0700707 depends on !PAYLOAD_NONE && !PAYLOAD_LINUX
Uwe Hermann168b11b2009-10-07 16:15:40 +0000708 help
709 In order to reduce the size payloads take up in the ROM chip
710 coreboot can compress them using the LZMA algorithm.
711
Peter Stugea758ca22009-09-17 16:21:31 +0000712endmenu
713
Uwe Hermann168b11b2009-10-07 16:15:40 +0000714menu "Debugging"
715
716# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000717config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000718 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200719 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000720 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000721 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000722 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000723
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200724config GDB_WAIT
725 bool "Wait for a GDB connection"
726 default n
727 depends on GDB_STUB
728 help
729 If enabled, coreboot will wait for a GDB connection.
730
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800731config FATAL_ASSERTS
732 bool "Halt when hitting a BUG() or assertion error"
733 default n
734 help
735 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
736
Stefan Reinauerfe422182012-05-02 16:33:18 -0700737config DEBUG_CBFS
738 bool "Output verbose CBFS debug messages"
739 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700740 help
741 This option enables additional CBFS related debug messages.
742
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000743config HAVE_DEBUG_RAM_SETUP
744 def_bool n
745
Uwe Hermann01ce6012010-03-05 10:03:50 +0000746config DEBUG_RAM_SETUP
747 bool "Output verbose RAM init debug messages"
748 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000749 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000750 help
751 This option enables additional RAM init related debug messages.
752 It is recommended to enable this when debugging issues on your
753 board which might be RAM init related.
754
755 Note: This option will increase the size of the coreboot image.
756
757 If unsure, say N.
758
Patrick Georgie82618d2010-10-01 14:50:12 +0000759config HAVE_DEBUG_CAR
760 def_bool n
761
Peter Stuge5015f792010-11-10 02:00:32 +0000762config DEBUG_CAR
763 def_bool n
764 depends on HAVE_DEBUG_CAR
765
766if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000767# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
768# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000769config DEBUG_CAR
770 bool "Output verbose Cache-as-RAM debug messages"
771 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000772 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000773 help
774 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000775endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000776
Myles Watson80e914ff2010-06-01 19:25:31 +0000777config DEBUG_PIRQ
778 bool "Check PIRQ table consistency"
779 default n
780 depends on GENERATE_PIRQ_TABLE
781 help
782 If unsure, say N.
783
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000784config HAVE_DEBUG_SMBUS
785 def_bool n
786
Uwe Hermann01ce6012010-03-05 10:03:50 +0000787config DEBUG_SMBUS
788 bool "Output verbose SMBus debug messages"
789 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000790 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000791 help
792 This option enables additional SMBus (and SPD) debug messages.
793
794 Note: This option will increase the size of the coreboot image.
795
796 If unsure, say N.
797
798config DEBUG_SMI
799 bool "Output verbose SMI debug messages"
800 default n
801 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600802 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000803 help
804 This option enables additional SMI related debug messages.
805
806 Note: This option will increase the size of the coreboot image.
807
808 If unsure, say N.
809
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000810config DEBUG_SMM_RELOCATION
811 bool "Debug SMM relocation code"
812 default n
813 depends on HAVE_SMI_HANDLER
814 help
815 This option enables additional SMM handler relocation related
816 debug messages.
817
818 Note: This option will increase the size of the coreboot image.
819
820 If unsure, say N.
821
Uwe Hermanna953f372010-11-10 00:14:32 +0000822# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
823# printk(BIOS_DEBUG, ...) calls.
824config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800825 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
826 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000827 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000828 help
829 This option enables additional malloc related debug messages.
830
831 Note: This option will increase the size of the coreboot image.
832
833 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300834
835# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
836# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300837config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800838 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
839 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300840 default n
841 help
842 This option enables additional ACPI related debug messages.
843
844 Note: This option will slightly increase the size of the coreboot image.
845
846 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300847
Uwe Hermanna953f372010-11-10 00:14:32 +0000848# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
849# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000850config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800851 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
852 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000853 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000854 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000855 help
856 This option enables additional x86emu related debug messages.
857
858 Note: This option will increase the time to emulate a ROM.
859
860 If unsure, say N.
861
Uwe Hermann01ce6012010-03-05 10:03:50 +0000862config X86EMU_DEBUG
863 bool "Output verbose x86emu debug messages"
864 default n
865 depends on PCI_OPTION_ROM_RUN_YABEL
866 help
867 This option enables additional x86emu related debug messages.
868
869 Note: This option will increase the size of the coreboot image.
870
871 If unsure, say N.
872
873config X86EMU_DEBUG_JMP
874 bool "Trace JMP/RETF"
875 default n
876 depends on X86EMU_DEBUG
877 help
878 Print information about JMP and RETF opcodes from x86emu.
879
880 Note: This option will increase the size of the coreboot image.
881
882 If unsure, say N.
883
884config X86EMU_DEBUG_TRACE
885 bool "Trace all opcodes"
886 default n
887 depends on X86EMU_DEBUG
888 help
889 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000890
Uwe Hermann01ce6012010-03-05 10:03:50 +0000891 WARNING: This will produce a LOT of output and take a long time.
892
893 Note: This option will increase the size of the coreboot image.
894
895 If unsure, say N.
896
897config X86EMU_DEBUG_PNP
898 bool "Log Plug&Play accesses"
899 default n
900 depends on X86EMU_DEBUG
901 help
902 Print Plug And Play accesses made by option ROMs.
903
904 Note: This option will increase the size of the coreboot image.
905
906 If unsure, say N.
907
908config X86EMU_DEBUG_DISK
909 bool "Log Disk I/O"
910 default n
911 depends on X86EMU_DEBUG
912 help
913 Print Disk I/O related messages.
914
915 Note: This option will increase the size of the coreboot image.
916
917 If unsure, say N.
918
919config X86EMU_DEBUG_PMM
920 bool "Log PMM"
921 default n
922 depends on X86EMU_DEBUG
923 help
924 Print messages related to POST Memory Manager (PMM).
925
926 Note: This option will increase the size of the coreboot image.
927
928 If unsure, say N.
929
930
931config X86EMU_DEBUG_VBE
932 bool "Debug VESA BIOS Extensions"
933 default n
934 depends on X86EMU_DEBUG
935 help
936 Print messages related to VESA BIOS Extension (VBE) functions.
937
938 Note: This option will increase the size of the coreboot image.
939
940 If unsure, say N.
941
942config X86EMU_DEBUG_INT10
943 bool "Redirect INT10 output to console"
944 default n
945 depends on X86EMU_DEBUG
946 help
947 Let INT10 (i.e. character output) calls print messages to debug output.
948
949 Note: This option will increase the size of the coreboot image.
950
951 If unsure, say N.
952
953config X86EMU_DEBUG_INTERRUPTS
954 bool "Log intXX calls"
955 default n
956 depends on X86EMU_DEBUG
957 help
958 Print messages related to interrupt handling.
959
960 Note: This option will increase the size of the coreboot image.
961
962 If unsure, say N.
963
964config X86EMU_DEBUG_CHECK_VMEM_ACCESS
965 bool "Log special memory accesses"
966 default n
967 depends on X86EMU_DEBUG
968 help
969 Print messages related to accesses to certain areas of the virtual
970 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_MEM
977 bool "Log all memory accesses"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print memory accesses made by option ROM.
982 Note: This also includes accesses to fetch instructions.
983
984 Note: This option will increase the size of the coreboot image.
985
986 If unsure, say N.
987
988config X86EMU_DEBUG_IO
989 bool "Log IO accesses"
990 default n
991 depends on X86EMU_DEBUG
992 help
993 Print I/O accesses made by option ROM.
994
995 Note: This option will increase the size of the coreboot image.
996
997 If unsure, say N.
998
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200999config X86EMU_DEBUG_TIMINGS
1000 bool "Output timing information"
1001 default n
1002 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1003 help
1004 Print timing information needed by i915tool.
1005
1006 If unsure, say N.
1007
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001008config DEBUG_TPM
1009 bool "Output verbose TPM debug messages"
1010 default n
1011 depends on TPM
1012 help
1013 This option enables additional TPM related debug messages.
1014
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001015config DEBUG_SPI_FLASH
1016 bool "Output verbose SPI flash debug messages"
1017 default n
1018 depends on SPI_FLASH
1019 help
1020 This option enables additional SPI flash related debug messages.
1021
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001022config DEBUG_USBDEBUG
1023 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1024 default n
1025 depends on USBDEBUG
1026 help
1027 This option enables additional USB 2.0 debug dongle related messages.
1028
1029 Select this to debug the connection of usbdebug dongle. Note that
1030 you need some other working console to receive the messages.
1031
Stefan Reinauer8e073822012-04-04 00:07:22 +02001032if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1033# Only visible with the right southbridge and loglevel.
1034config DEBUG_INTEL_ME
1035 bool "Verbose logging for Intel Management Engine"
1036 default n
1037 help
1038 Enable verbose logging for Intel Management Engine driver that
1039 is present on Intel 6-series chipsets.
1040endif
1041
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001042config TRACE
1043 bool "Trace function calls"
1044 default n
1045 help
1046 If enabled, every function will print information to console once
1047 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1048 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1049 of calling function. Please note some printk releated functions
1050 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001051
1052config DEBUG_COVERAGE
1053 bool "Debug code coverage"
1054 default n
1055 depends on COVERAGE
1056 help
1057 If enabled, the code coverage hooks in coreboot will output some
1058 information about the coverage data that is dumped.
1059
Uwe Hermann168b11b2009-10-07 16:15:40 +00001060endmenu
1061
Myles Watsond73c1b52009-10-26 15:14:07 +00001062# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001063config ENABLE_APIC_EXT_ID
1064 bool
1065 default n
Myles Watson2e672732009-11-12 16:38:03 +00001066
1067config WARNINGS_ARE_ERRORS
1068 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001069 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001070
Peter Stuge51eafde2010-10-13 06:23:02 +00001071# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1072# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1073# mutually exclusive. One of these options must be selected in the
1074# mainboard Kconfig if the chipset supports enabling and disabling of
1075# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1076# in mainboard/Kconfig to know if the button should be enabled or not.
1077
1078config POWER_BUTTON_DEFAULT_ENABLE
1079 def_bool n
1080 help
1081 Select when the board has a power button which can optionally be
1082 disabled by the user.
1083
1084config POWER_BUTTON_DEFAULT_DISABLE
1085 def_bool n
1086 help
1087 Select when the board has a power button which can optionally be
1088 enabled by the user, e.g. when the board ships with a jumper over
1089 the power switch contacts.
1090
1091config POWER_BUTTON_FORCE_ENABLE
1092 def_bool n
1093 help
1094 Select when the board requires that the power button is always
1095 enabled.
1096
1097config POWER_BUTTON_FORCE_DISABLE
1098 def_bool n
1099 help
1100 Select when the board requires that the power button is always
1101 disabled, e.g. when it has been hardwired to ground.
1102
1103config POWER_BUTTON_IS_OPTIONAL
1104 bool
1105 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1106 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1107 help
1108 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001109
1110config REG_SCRIPT
1111 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001112 default n
1113 help
1114 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001115
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001116config MAX_REBOOT_CNT
1117 int
1118 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001119 help
1120 Internal option that sets the maximum number of bootblock executions allowed
1121 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001122 and switching to the fallback image.