blob: ab2a9271fdda3ec9bc532d4cf86cc822278eb994 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Aaron Durbin81108b92013-01-22 13:22:02 -060050config ALT_CBFS_LOAD_PAYLOAD
51 bool "Use alternative cbfs_load_payload() implementation."
52 default n
53 help
54 Either board or southbridge provide an alternative cbfs_load_payload()
55 implementation. This may be used, for example, if accessing the ROM
56 through memory-mapped I/O is slow and a faster alternative can be
57 provided.
58
Patrick Georgi23d89cc2010-03-16 01:17:19 +000059choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020060 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000061 default COMPILER_GCC
62 help
63 This option allows you to select the compiler used for building
64 coreboot.
65
66config COMPILER_GCC
67 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020068 help
69 Use the GNU Compiler Collection (GCC) to build coreboot.
70
71 For details see http://gcc.gnu.org.
72
Patrick Georgi23d89cc2010-03-16 01:17:19 +000073config COMPILER_LLVM_CLANG
74 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
76 Use LLVM/clang to build coreboot.
77
78 For details see http://clang.llvm.org.
79
Patrick Georgi23d89cc2010-03-16 01:17:19 +000080endchoice
81
Patrick Georgi020f51f2010-03-14 21:25:03 +000082config SCANBUILD_ENABLE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020083 bool "Build with scan-build for static code analysis"
Patrick Georgi020f51f2010-03-14 21:25:03 +000084 default n
85 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086 Changes the build process to use scan-build (a utility for
87 running the clang static code analyzer from the command line).
88
89 Requires the scan-build utility in your system $PATH.
90
91 For details see http://clang-analyzer.llvm.org/scan-build.html.
Patrick Georgi020f51f2010-03-14 21:25:03 +000092
93config SCANBUILD_REPORT_LOCATION
Uwe Hermannad8c95f2012-04-12 22:00:03 +020094 string "Directory for the scan-build report(s)"
Patrick Georgi020f51f2010-03-14 21:25:03 +000095 default ""
96 depends on SCANBUILD_ENABLE
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Directory where the scan-build reports should be stored in. The
99 reports are stored in subdirectories of the form 'yyyy-mm-dd-*'
100 in the specified directory.
101
102 If this setting is left empty, the coreboot top-level directory
103 will be used to store the report subdirectories.
Patrick Georgi020f51f2010-03-14 21:25:03 +0000104
Patrick Georgi516a2a72010-03-25 21:45:25 +0000105config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107 default n
108 help
109 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200110
111 Requires the ccache utility in your system $PATH.
112
113 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000114
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115config SCONFIG_GENPARSER
116 bool "Generate SCONFIG parser using flex and bison"
117 default n
118 depends on EXPERT
119 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 Enable this option if you are working on the sconfig device tree
121 parser and made changes to sconfig.l and sconfig.y.
122
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 Otherwise, say N.
124
Joe Korty6d772522010-05-19 18:41:15 +0000125config USE_OPTION_TABLE
126 bool "Use CMOS for configuration values"
127 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000128 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000129 help
130 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200131 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000132
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000133config COMPRESS_RAMSTAGE
134 bool "Compress ramstage with LZMA"
135 default y
136 help
137 Compress ramstage to save memory in the flash image. Note
138 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000140
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200141config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200142 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200143 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 help
145 Include the .config file that was used to compile coreboot
146 in the (CBFS) ROM image. This is useful if you want to know which
147 options were used to build a specific coreboot.rom image.
148
149 Saying Y here will increase the image size by 2-3kB.
150
151 You can use the following command to easily list the options:
152
153 grep -a CONFIG_ coreboot.rom
154
155 Alternatively, you can also use cbfstool to print the image
156 contents (including the raw 'config' item we're looking for).
157
158 Example:
159
160 $ cbfstool coreboot.rom print
161 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
162 offset 0x0
163 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600164
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200165 Name Offset Type Size
166 cmos_layout.bin 0x0 cmos layout 1159
167 fallback/romstage 0x4c0 stage 339756
168 fallback/coreboot_ram 0x53440 stage 186664
169 fallback/payload 0x80dc0 payload 51526
170 config 0x8d740 raw 3324
171 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700173config EARLY_CBMEM_INIT
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100174 bool
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700175 default n
176 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200177 Make coreboot initialize the cbmem structures while running in ROM
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100178 stage. This is useful when the ROM stage wants to communicate
179 some, for instance, execution timestamps. It needs support in
180 romstage.c and should be enabled by the board's Kconfig.
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700181
Aaron Durbindf3a1092013-03-13 12:41:44 -0500182config DYNAMIC_CBMEM
183 bool "The CBMEM space is dynamically grown."
184 default n
185 help
186 Instead of reserving a static amount of CBMEM space the CBMEM
187 area grows dynamically. CBMEM can be used both in romstage (after
188 memory initialization) and ramstage.
189
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700190config COLLECT_TIMESTAMPS
191 bool "Create a table of timestamps collected during boot"
Aaron Durbinc15551a2013-03-23 00:00:54 -0500192 depends on (EARLY_CBMEM_INIT || DYNAMIC_CBMEM)
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700193 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Make coreboot create a table of timer-ID/timer-value pairs to
195 allow measuring time spent at different phases of the boot process.
196
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200197config USE_BLOBS
198 bool "Allow use of binary-only repository"
199 default n
200 help
201 This draws in the blobs repository, which contains binary files that
202 might be required for some chipsets or boards.
203 This flag ensures that a "Free" option remains available for users.
204
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800205config COVERAGE
206 bool "Code coverage support"
207 depends on COMPILER_GCC
208 default n
209 help
210 Add code coverage support for coreboot. This will store code
211 coverage information in CBMEM for extraction from user space.
212 If unsure, say N.
213
Uwe Hermannc04be932009-10-05 13:55:28 +0000214endmenu
215
Patrick Georgi0588d192009-08-12 15:00:51 +0000216source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000217
218# This option is used to set the architecture of a mainboard to X86.
219# It is usually set in mainboard/*/Kconfig.
220config ARCH_X86
221 bool
222 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800223 select PCI
224
David Hendricks5367e472012-11-28 20:16:28 -0800225config ARCH_ARMV7
226 bool
227 default n
228
Ronald G. Minnich6e3728b2012-11-27 10:36:06 -0800229# Warning: The file is included whether or not the if is here.
230# but the if controls how the evaluation occurs.
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000231if ARCH_X86
Stefan Reinauer8677a232010-12-11 20:33:41 +0000232source src/arch/x86/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000233endif
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000234
David Hendricks5367e472012-11-28 20:16:28 -0800235if ARCH_ARMV7
236source src/arch/armv7/Kconfig
237endif
238
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000239menu "Chipset"
240
241comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000242source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000243comment "Northbridge"
244source src/northbridge/Kconfig
245comment "Southbridge"
246source src/southbridge/Kconfig
247comment "Super I/O"
248source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000249comment "Embedded Controllers"
250source src/ec/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000251
252endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000253
Stefan Reinauer8d711552012-11-30 12:34:04 -0800254source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800255
Rudolf Marekd9c25492010-05-16 15:31:53 +0000256menu "Generic Drivers"
257source src/drivers/Kconfig
258endmenu
259
Patrick Georgi0588d192009-08-12 15:00:51 +0000260config HEAP_SIZE
261 hex
Myles Watson04000f42009-10-16 19:12:49 +0000262 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000263
Patrick Georgi0588d192009-08-12 15:00:51 +0000264config MAX_CPUS
265 int
266 default 1
267
268config MMCONF_SUPPORT_DEFAULT
269 bool
270 default n
271
272config MMCONF_SUPPORT
273 bool
274 default n
275
Patrick Georgi0588d192009-08-12 15:00:51 +0000276source src/console/Kconfig
277
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000278# This should default to N and be set by SuperI/O drivers that have an UART
279config HAVE_UART_IO_MAPPED
280 bool
Stefan Reinauer3600e962012-12-11 12:49:32 -0800281 default y if ARCH_X86
282 default n if ARCH_ARMV7
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000283
284config HAVE_UART_MEMORY_MAPPED
285 bool
286 default n
287
Hung-Te Linad173ea2013-02-06 21:24:12 +0800288config HAVE_UART_SPECIAL
289 bool
290 default n
291
Patrick Georgi0588d192009-08-12 15:00:51 +0000292config HAVE_ACPI_RESUME
293 bool
294 default n
295
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000296config HAVE_ACPI_SLIC
297 bool
298 default n
299
Patrick Georgi0588d192009-08-12 15:00:51 +0000300config ACPI_SSDTX_NUM
301 int
302 default 0
303
Patrick Georgi0588d192009-08-12 15:00:51 +0000304config HAVE_HARD_RESET
305 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000306 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000307 help
308 This variable specifies whether a given board has a hard_reset
309 function, no matter if it's provided by board code or chipset code.
310
Patrick Georgi0588d192009-08-12 15:00:51 +0000311config HAVE_INIT_TIMER
312 bool
Patrick Georgi1f807fd2010-01-04 20:09:27 +0000313 default n if UDELAY_IO
Myles Watsond73c1b52009-10-26 15:14:07 +0000314 default y
Patrick Georgi0588d192009-08-12 15:00:51 +0000315
Aaron Durbina4217912013-04-29 22:31:51 -0500316config HAVE_MONOTONIC_TIMER
317 def_bool n
318 help
319 The board/chipset provides a monotonic timer.
320
Aaron Durbin340ca912013-04-30 09:58:12 -0500321config TIMER_QUEUE
322 def_bool n
323 depends on HAVE_MONOTONIC_TIMER
324 help
325 Provide a timer queue for performing time-based callbacks.
326
zbaof7223732012-04-13 13:42:15 +0800327config HIGH_SCRATCH_MEMORY_SIZE
328 hex
329 default 0x0
330
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000331config USE_OPTION_TABLE
332 bool
333 default n
334
Patrick Georgi0588d192009-08-12 15:00:51 +0000335config HAVE_OPTION_TABLE
336 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000337 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000338 help
339 This variable specifies whether a given board has a cmos.layout
340 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000341 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000342
Patrick Georgi0588d192009-08-12 15:00:51 +0000343config PIRQ_ROUTE
344 bool
345 default n
346
347config HAVE_SMI_HANDLER
348 bool
349 default n
350
351config PCI_IO_CFG_EXT
352 bool
353 default n
354
355config IOAPIC
356 bool
357 default n
358
Stefan Reinauer5b635792012-08-16 14:05:42 -0700359config CBFS_SIZE
360 hex
361 default ROM_SIZE
362
363config CACHE_ROM_SIZE
364 hex
365 default CBFS_SIZE
366
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000367# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000368config VIDEO_MB
369 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000370 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000371
Myles Watson45bb25f2009-09-22 18:49:08 +0000372config USE_WATCHDOG_ON_BOOT
373 bool
374 default n
375
376config VGA
377 bool
378 default n
379 help
380 Build board-specific VGA code.
381
382config GFXUMA
383 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000384 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000385 help
386 Enable Unified Memory Architecture for graphics.
387
Aaron Durbinad935522012-12-24 14:28:37 -0600388config RELOCATABLE_MODULES
389 bool "Relocatable Modules"
390 default n
391 help
392 If RELOCATABLE_MODULES is selected then support is enabled for
393 building relocatable modules in the ram stage. Those modules can be
394 loaded anywhere and all the relocations are handled automatically.
395
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600396config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600397 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600398 bool "Build the ramstage to be relocatable in 32-bit address space."
399 default n
400 help
401 The reloctable ramstage support allows for the ramstage to be built
402 as a relocatable module. The stage loader can identify a place
403 out of the OS way so that copying memory is unnecessary during an S3
404 wake. When selecting this option the romstage is responsible for
405 determing a stack location to use for loading the ramstage.
406
Myles Watsonb8e20272009-10-15 13:35:47 +0000407config HAVE_ACPI_TABLES
408 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000409 help
410 This variable specifies whether a given board has ACPI table support.
411 It is usually set in mainboard/*/Kconfig.
412 Whether or not the ACPI tables are actually generated by coreboot
413 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000414
415config HAVE_MP_TABLE
416 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000417 help
418 This variable specifies whether a given board has MP table support.
419 It is usually set in mainboard/*/Kconfig.
420 Whether or not the MP table is actually generated by coreboot
421 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000422
423config HAVE_PIRQ_TABLE
424 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000425 help
426 This variable specifies whether a given board has PIRQ table support.
427 It is usually set in mainboard/*/Kconfig.
428 Whether or not the PIRQ table is actually generated by coreboot
429 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000430
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500431config MAX_PIRQ_LINKS
432 int
433 default 4
434 help
435 This variable specifies the number of PIRQ interrupt links which are
436 routable. On most chipsets, this is 4, INTA through INTD. Some
437 chipsets offer more than four links, commonly up to INTH. They may
438 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
439 table specifies links greater than 4, pirq_route_irqs will not
440 function properly, unless this variable is correctly set.
441
Myles Watsond73c1b52009-10-26 15:14:07 +0000442#These Options are here to avoid "undefined" warnings.
443#The actual selection and help texts are in the following menu.
444
Uwe Hermann168b11b2009-10-07 16:15:40 +0000445menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000446
Myles Watson45bb25f2009-09-22 18:49:08 +0000447config MULTIBOOT
Uwe Hermann168b11b2009-10-07 16:15:40 +0000448 bool "Generate Multiboot tables (for GRUB2)"
Ronald G. Minnich7f91d922009-11-09 17:56:47 +0000449 default y
Stefan Reinauera957b7a2013-02-14 13:39:25 -0800450 depends on ARCH_X86
Myles Watson45bb25f2009-09-22 18:49:08 +0000451
Myles Watsonb8e20272009-10-15 13:35:47 +0000452config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800453 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
454 bool
455 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000456 help
457 Generate ACPI tables for this board.
458
459 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000460
Myles Watsonb8e20272009-10-15 13:35:47 +0000461config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800462 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
463 bool
464 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000465 help
466 Generate an MP table (conforming to the Intel MultiProcessor
467 specification 1.4) for this board.
468
469 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000470
Myles Watsonb8e20272009-10-15 13:35:47 +0000471config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800472 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
473 bool
474 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000475 help
476 Generate a PIRQ table for this board.
477
478 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000479
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200480config GENERATE_SMBIOS_TABLES
481 depends on ARCH_X86
482 bool "Generate SMBIOS tables"
483 default y
484 help
485 Generate SMBIOS tables for this board.
486
487 If unsure, say Y.
488
Myles Watson45bb25f2009-09-22 18:49:08 +0000489endmenu
490
Patrick Georgi0588d192009-08-12 15:00:51 +0000491menu "Payload"
492
Patrick Georgi0588d192009-08-12 15:00:51 +0000493choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000494 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000495 default PAYLOAD_NONE if !ARCH_X86
496 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000497
Uwe Hermann168b11b2009-10-07 16:15:40 +0000498config PAYLOAD_NONE
499 bool "None"
500 help
501 Select this option if you want to create an "empty" coreboot
502 ROM image for a certain mainboard, i.e. a coreboot ROM image
503 which does not yet contain a payload.
504
505 For such an image to be useful, you have to use 'cbfstool'
506 to add a payload to the ROM image later.
507
Patrick Georgi0588d192009-08-12 15:00:51 +0000508config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000509 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000510 help
511 Select this option if you have a payload image (an ELF file)
512 which coreboot should run as soon as the basic hardware
513 initialization is completed.
514
515 You will be able to specify the location and file name of the
516 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000517
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000518config PAYLOAD_SEABIOS
519 bool "SeaBIOS"
520 depends on ARCH_X86
521 help
522 Select this option if you want to build a coreboot image
523 with a SeaBIOS payload. If you don't know what this is
524 about, just leave it enabled.
525
526 See http://coreboot.org/Payloads for more information.
527
Stefan Reinauere50952f2011-04-15 03:34:05 +0000528config PAYLOAD_FILO
529 bool "FILO"
530 help
531 Select this option if you want to build a coreboot image
532 with a FILO payload. If you don't know what this is
533 about, just leave it enabled.
534
535 See http://coreboot.org/Payloads for more information.
536
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800537config PAYLOAD_TIANOCORE
538 bool "Tiano Core"
539 help
540 Select this option if you want to build a coreboot image
541 with a Tiano Core payload. If you don't know what this is
542 about, just leave it enabled.
543
544 See http://coreboot.org/Payloads for more information.
545
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000546endchoice
547
548choice
549 prompt "SeaBIOS version"
550 default SEABIOS_STABLE
551 depends on PAYLOAD_SEABIOS
552
553config SEABIOS_STABLE
Idwer Vollering1a433092013-03-02 18:27:05 +0100554 bool "1.7.2.1"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000555 help
556 Stable SeaBIOS version
557config SEABIOS_MASTER
558 bool "master"
559 help
560 Newest SeaBIOS version
Patrick Georgi0588d192009-08-12 15:00:51 +0000561endchoice
562
Stefan Reinauere50952f2011-04-15 03:34:05 +0000563choice
564 prompt "FILO version"
565 default FILO_STABLE
566 depends on PAYLOAD_FILO
567
568config FILO_STABLE
569 bool "0.6.0"
570 help
571 Stable FILO version
572config FILO_MASTER
573 bool "HEAD"
574 help
575 Newest FILO version
576endchoice
577
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000578config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000579 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000580 depends on PAYLOAD_ELF
581 default "payload.elf"
582 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000583 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000584
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000585config PAYLOAD_FILE
586 depends on PAYLOAD_SEABIOS
Stefan Reinaueraff6dc22012-01-21 10:34:22 -0800587 default "$(obj)/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000588
Stefan Reinauere50952f2011-04-15 03:34:05 +0000589config PAYLOAD_FILE
590 depends on PAYLOAD_FILO
591 default "payloads/external/FILO/filo/build/filo.elf"
592
Stefan Reinauer275fb632013-02-05 13:58:29 -0800593config PAYLOAD_FILE
594 string "Tianocore firmware volume"
595 depends on PAYLOAD_TIANOCORE
596 default "COREBOOT.fd"
597 help
598 The result of a corebootPkg build
599
Uwe Hermann168b11b2009-10-07 16:15:40 +0000600# TODO: Defined if no payload? Breaks build?
601config COMPRESSED_PAYLOAD_LZMA
602 bool "Use LZMA compression for payloads"
603 default y
Patrick Georgied08bcc2013-02-04 19:15:06 +0100604 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE
Uwe Hermann168b11b2009-10-07 16:15:40 +0000605 help
606 In order to reduce the size payloads take up in the ROM chip
607 coreboot can compress them using the LZMA algorithm.
608
Myles Watson04000f42009-10-16 19:12:49 +0000609config COMPRESSED_PAYLOAD_NRV2B
Peter Stuged7b37b02009-10-17 03:00:04 +0000610 bool
Myles Watson04000f42009-10-16 19:12:49 +0000611 default n
612
Peter Stugea758ca22009-09-17 16:21:31 +0000613endmenu
614
Uwe Hermann168b11b2009-10-07 16:15:40 +0000615menu "Debugging"
616
617# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000618config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000619 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200620 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000621 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000622 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000623 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000624
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200625config GDB_WAIT
626 bool "Wait for a GDB connection"
627 default n
628 depends on GDB_STUB
629 help
630 If enabled, coreboot will wait for a GDB connection.
631
Stefan Reinauerfe422182012-05-02 16:33:18 -0700632config DEBUG_CBFS
633 bool "Output verbose CBFS debug messages"
634 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700635 help
636 This option enables additional CBFS related debug messages.
637
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000638config HAVE_DEBUG_RAM_SETUP
639 def_bool n
640
Uwe Hermann01ce6012010-03-05 10:03:50 +0000641config DEBUG_RAM_SETUP
642 bool "Output verbose RAM init debug messages"
643 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000644 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000645 help
646 This option enables additional RAM init related debug messages.
647 It is recommended to enable this when debugging issues on your
648 board which might be RAM init related.
649
650 Note: This option will increase the size of the coreboot image.
651
652 If unsure, say N.
653
Patrick Georgie82618d2010-10-01 14:50:12 +0000654config HAVE_DEBUG_CAR
655 def_bool n
656
Peter Stuge5015f792010-11-10 02:00:32 +0000657config DEBUG_CAR
658 def_bool n
659 depends on HAVE_DEBUG_CAR
660
661if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000662# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
663# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000664config DEBUG_CAR
665 bool "Output verbose Cache-as-RAM debug messages"
666 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000667 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000668 help
669 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000670endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000671
Myles Watson80e914ff2010-06-01 19:25:31 +0000672config DEBUG_PIRQ
673 bool "Check PIRQ table consistency"
674 default n
675 depends on GENERATE_PIRQ_TABLE
676 help
677 If unsure, say N.
678
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000679config HAVE_DEBUG_SMBUS
680 def_bool n
681
Uwe Hermann01ce6012010-03-05 10:03:50 +0000682config DEBUG_SMBUS
683 bool "Output verbose SMBus debug messages"
684 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000685 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000686 help
687 This option enables additional SMBus (and SPD) debug messages.
688
689 Note: This option will increase the size of the coreboot image.
690
691 If unsure, say N.
692
693config DEBUG_SMI
694 bool "Output verbose SMI debug messages"
695 default n
696 depends on HAVE_SMI_HANDLER
697 help
698 This option enables additional SMI related debug messages.
699
700 Note: This option will increase the size of the coreboot image.
701
702 If unsure, say N.
703
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000704config DEBUG_SMM_RELOCATION
705 bool "Debug SMM relocation code"
706 default n
707 depends on HAVE_SMI_HANDLER
708 help
709 This option enables additional SMM handler relocation related
710 debug messages.
711
712 Note: This option will increase the size of the coreboot image.
713
714 If unsure, say N.
715
Uwe Hermanna953f372010-11-10 00:14:32 +0000716# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
717# printk(BIOS_DEBUG, ...) calls.
718config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800719 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
720 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000721 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000722 help
723 This option enables additional malloc related debug messages.
724
725 Note: This option will increase the size of the coreboot image.
726
727 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300728
729# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
730# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300731config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800732 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
733 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300734 default n
735 help
736 This option enables additional ACPI related debug messages.
737
738 Note: This option will slightly increase the size of the coreboot image.
739
740 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300741
Uwe Hermanna953f372010-11-10 00:14:32 +0000742# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
743# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000744config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800745 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
746 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000747 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000748 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000749 help
750 This option enables additional x86emu related debug messages.
751
752 Note: This option will increase the time to emulate a ROM.
753
754 If unsure, say N.
755
Uwe Hermann01ce6012010-03-05 10:03:50 +0000756config X86EMU_DEBUG
757 bool "Output verbose x86emu debug messages"
758 default n
759 depends on PCI_OPTION_ROM_RUN_YABEL
760 help
761 This option enables additional x86emu related debug messages.
762
763 Note: This option will increase the size of the coreboot image.
764
765 If unsure, say N.
766
767config X86EMU_DEBUG_JMP
768 bool "Trace JMP/RETF"
769 default n
770 depends on X86EMU_DEBUG
771 help
772 Print information about JMP and RETF opcodes from x86emu.
773
774 Note: This option will increase the size of the coreboot image.
775
776 If unsure, say N.
777
778config X86EMU_DEBUG_TRACE
779 bool "Trace all opcodes"
780 default n
781 depends on X86EMU_DEBUG
782 help
783 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000784
Uwe Hermann01ce6012010-03-05 10:03:50 +0000785 WARNING: This will produce a LOT of output and take a long time.
786
787 Note: This option will increase the size of the coreboot image.
788
789 If unsure, say N.
790
791config X86EMU_DEBUG_PNP
792 bool "Log Plug&Play accesses"
793 default n
794 depends on X86EMU_DEBUG
795 help
796 Print Plug And Play accesses made by option ROMs.
797
798 Note: This option will increase the size of the coreboot image.
799
800 If unsure, say N.
801
802config X86EMU_DEBUG_DISK
803 bool "Log Disk I/O"
804 default n
805 depends on X86EMU_DEBUG
806 help
807 Print Disk I/O related messages.
808
809 Note: This option will increase the size of the coreboot image.
810
811 If unsure, say N.
812
813config X86EMU_DEBUG_PMM
814 bool "Log PMM"
815 default n
816 depends on X86EMU_DEBUG
817 help
818 Print messages related to POST Memory Manager (PMM).
819
820 Note: This option will increase the size of the coreboot image.
821
822 If unsure, say N.
823
824
825config X86EMU_DEBUG_VBE
826 bool "Debug VESA BIOS Extensions"
827 default n
828 depends on X86EMU_DEBUG
829 help
830 Print messages related to VESA BIOS Extension (VBE) functions.
831
832 Note: This option will increase the size of the coreboot image.
833
834 If unsure, say N.
835
836config X86EMU_DEBUG_INT10
837 bool "Redirect INT10 output to console"
838 default n
839 depends on X86EMU_DEBUG
840 help
841 Let INT10 (i.e. character output) calls print messages to debug output.
842
843 Note: This option will increase the size of the coreboot image.
844
845 If unsure, say N.
846
847config X86EMU_DEBUG_INTERRUPTS
848 bool "Log intXX calls"
849 default n
850 depends on X86EMU_DEBUG
851 help
852 Print messages related to interrupt handling.
853
854 Note: This option will increase the size of the coreboot image.
855
856 If unsure, say N.
857
858config X86EMU_DEBUG_CHECK_VMEM_ACCESS
859 bool "Log special memory accesses"
860 default n
861 depends on X86EMU_DEBUG
862 help
863 Print messages related to accesses to certain areas of the virtual
864 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
865
866 Note: This option will increase the size of the coreboot image.
867
868 If unsure, say N.
869
870config X86EMU_DEBUG_MEM
871 bool "Log all memory accesses"
872 default n
873 depends on X86EMU_DEBUG
874 help
875 Print memory accesses made by option ROM.
876 Note: This also includes accesses to fetch instructions.
877
878 Note: This option will increase the size of the coreboot image.
879
880 If unsure, say N.
881
882config X86EMU_DEBUG_IO
883 bool "Log IO accesses"
884 default n
885 depends on X86EMU_DEBUG
886 help
887 Print I/O accesses made by option ROM.
888
889 Note: This option will increase the size of the coreboot image.
890
891 If unsure, say N.
892
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800893config DEBUG_TPM
894 bool "Output verbose TPM debug messages"
895 default n
896 depends on TPM
897 help
898 This option enables additional TPM related debug messages.
899
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700900config DEBUG_SPI_FLASH
901 bool "Output verbose SPI flash debug messages"
902 default n
903 depends on SPI_FLASH
904 help
905 This option enables additional SPI flash related debug messages.
906
Stefan Reinauer8e073822012-04-04 00:07:22 +0200907if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
908# Only visible with the right southbridge and loglevel.
909config DEBUG_INTEL_ME
910 bool "Verbose logging for Intel Management Engine"
911 default n
912 help
913 Enable verbose logging for Intel Management Engine driver that
914 is present on Intel 6-series chipsets.
915endif
916
Stefan Reinauer5c503922010-03-13 22:07:15 +0000917config LLSHELL
918 bool "Built-in low-level shell"
919 default n
920 help
921 If enabled, you will have a low level shell to examine your machine.
922 Put llshell() in your (romstage) code to start the shell.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000923 See src/arch/x86/llshell/llshell.inc for details.
Stefan Reinauer5c503922010-03-13 22:07:15 +0000924
Rudolf Marek7f0e9302011-09-02 23:23:41 +0200925config TRACE
926 bool "Trace function calls"
927 default n
928 help
929 If enabled, every function will print information to console once
930 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
931 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
932 of calling function. Please note some printk releated functions
933 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800934
935config DEBUG_COVERAGE
936 bool "Debug code coverage"
937 default n
938 depends on COVERAGE
939 help
940 If enabled, the code coverage hooks in coreboot will output some
941 information about the coverage data that is dumped.
942
Uwe Hermann168b11b2009-10-07 16:15:40 +0000943endmenu
944
Myles Watsond73c1b52009-10-26 15:14:07 +0000945# These probably belong somewhere else, but they are needed somewhere.
946config AP_CODE_IN_CAR
947 bool
948 default n
949
Jonathan Kollasche5b75072010-10-07 23:02:06 +0000950config RAMINIT_SYSINFO
951 bool
952 default n
953
Myles Watsond73c1b52009-10-26 15:14:07 +0000954config ENABLE_APIC_EXT_ID
955 bool
956 default n
Myles Watson2e672732009-11-12 16:38:03 +0000957
958config WARNINGS_ARE_ERRORS
959 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +0000960 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +0000961
Peter Stuge51eafde2010-10-13 06:23:02 +0000962# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
963# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
964# mutually exclusive. One of these options must be selected in the
965# mainboard Kconfig if the chipset supports enabling and disabling of
966# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
967# in mainboard/Kconfig to know if the button should be enabled or not.
968
969config POWER_BUTTON_DEFAULT_ENABLE
970 def_bool n
971 help
972 Select when the board has a power button which can optionally be
973 disabled by the user.
974
975config POWER_BUTTON_DEFAULT_DISABLE
976 def_bool n
977 help
978 Select when the board has a power button which can optionally be
979 enabled by the user, e.g. when the board ships with a jumper over
980 the power switch contacts.
981
982config POWER_BUTTON_FORCE_ENABLE
983 def_bool n
984 help
985 Select when the board requires that the power button is always
986 enabled.
987
988config POWER_BUTTON_FORCE_DISABLE
989 def_bool n
990 help
991 Select when the board requires that the power button is always
992 disabled, e.g. when it has been hardwired to ground.
993
994config POWER_BUTTON_IS_OPTIONAL
995 bool
996 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
997 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
998 help
999 Internal option that controls ENABLE_POWER_BUTTON visibility.
1000
Stefan Reinauerb89a7612012-03-30 01:01:51 +02001001source src/vendorcode/Kconfig