blob: a49643eff7f7ab1aaa5404feb30a0c61ebb1268e [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Aaron Durbin81108b92013-01-22 13:22:02 -060050config ALT_CBFS_LOAD_PAYLOAD
51 bool "Use alternative cbfs_load_payload() implementation."
52 default n
53 help
54 Either board or southbridge provide an alternative cbfs_load_payload()
55 implementation. This may be used, for example, if accessing the ROM
56 through memory-mapped I/O is slow and a faster alternative can be
57 provided.
58
Patrick Georgi23d89cc2010-03-16 01:17:19 +000059choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020060 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000061 default COMPILER_GCC
62 help
63 This option allows you to select the compiler used for building
64 coreboot.
65
66config COMPILER_GCC
67 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020068 help
69 Use the GNU Compiler Collection (GCC) to build coreboot.
70
71 For details see http://gcc.gnu.org.
72
Patrick Georgi23d89cc2010-03-16 01:17:19 +000073config COMPILER_LLVM_CLANG
74 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
76 Use LLVM/clang to build coreboot.
77
78 For details see http://clang.llvm.org.
79
Patrick Georgi23d89cc2010-03-16 01:17:19 +000080endchoice
81
Patrick Georgi020f51f2010-03-14 21:25:03 +000082config SCANBUILD_ENABLE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020083 bool "Build with scan-build for static code analysis"
Patrick Georgi020f51f2010-03-14 21:25:03 +000084 default n
85 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086 Changes the build process to use scan-build (a utility for
87 running the clang static code analyzer from the command line).
88
89 Requires the scan-build utility in your system $PATH.
90
91 For details see http://clang-analyzer.llvm.org/scan-build.html.
Patrick Georgi020f51f2010-03-14 21:25:03 +000092
93config SCANBUILD_REPORT_LOCATION
Uwe Hermannad8c95f2012-04-12 22:00:03 +020094 string "Directory for the scan-build report(s)"
Patrick Georgi020f51f2010-03-14 21:25:03 +000095 default ""
96 depends on SCANBUILD_ENABLE
97 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +020098 Directory where the scan-build reports should be stored in. The
99 reports are stored in subdirectories of the form 'yyyy-mm-dd-*'
100 in the specified directory.
101
102 If this setting is left empty, the coreboot top-level directory
103 will be used to store the report subdirectories.
Patrick Georgi020f51f2010-03-14 21:25:03 +0000104
Patrick Georgi516a2a72010-03-25 21:45:25 +0000105config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107 default n
108 help
109 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200110
111 Requires the ccache utility in your system $PATH.
112
113 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000114
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115config SCONFIG_GENPARSER
116 bool "Generate SCONFIG parser using flex and bison"
117 default n
118 depends on EXPERT
119 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 Enable this option if you are working on the sconfig device tree
121 parser and made changes to sconfig.l and sconfig.y.
122
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 Otherwise, say N.
124
Joe Korty6d772522010-05-19 18:41:15 +0000125config USE_OPTION_TABLE
126 bool "Use CMOS for configuration values"
127 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000128 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000129 help
130 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200131 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000132
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000133config COMPRESS_RAMSTAGE
134 bool "Compress ramstage with LZMA"
135 default y
136 help
137 Compress ramstage to save memory in the flash image. Note
138 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000140
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200141config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200142 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200143 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200144 help
145 Include the .config file that was used to compile coreboot
146 in the (CBFS) ROM image. This is useful if you want to know which
147 options were used to build a specific coreboot.rom image.
148
149 Saying Y here will increase the image size by 2-3kB.
150
151 You can use the following command to easily list the options:
152
153 grep -a CONFIG_ coreboot.rom
154
155 Alternatively, you can also use cbfstool to print the image
156 contents (including the raw 'config' item we're looking for).
157
158 Example:
159
160 $ cbfstool coreboot.rom print
161 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
162 offset 0x0
163 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600164
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200165 Name Offset Type Size
166 cmos_layout.bin 0x0 cmos layout 1159
167 fallback/romstage 0x4c0 stage 339756
168 fallback/coreboot_ram 0x53440 stage 186664
169 fallback/payload 0x80dc0 payload 51526
170 config 0x8d740 raw 3324
171 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700173config EARLY_CBMEM_INIT
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100174 bool
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700175 default n
176 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200177 Make coreboot initialize the cbmem structures while running in ROM
Stefan Reinauer1bc9efa2013-02-28 01:18:29 +0100178 stage. This is useful when the ROM stage wants to communicate
179 some, for instance, execution timestamps. It needs support in
180 romstage.c and should be enabled by the board's Kconfig.
Vadim Bendeburye6b6aff2011-09-20 16:46:46 -0700181
Aaron Durbindf3a1092013-03-13 12:41:44 -0500182config DYNAMIC_CBMEM
183 bool "The CBMEM space is dynamically grown."
184 default n
185 help
186 Instead of reserving a static amount of CBMEM space the CBMEM
187 area grows dynamically. CBMEM can be used both in romstage (after
188 memory initialization) and ramstage.
189
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700190config COLLECT_TIMESTAMPS
191 bool "Create a table of timestamps collected during boot"
Aaron Durbinc15551a2013-03-23 00:00:54 -0500192 depends on (EARLY_CBMEM_INIT || DYNAMIC_CBMEM)
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700193 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Make coreboot create a table of timer-ID/timer-value pairs to
195 allow measuring time spent at different phases of the boot process.
196
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200197config USE_BLOBS
198 bool "Allow use of binary-only repository"
199 default n
200 help
201 This draws in the blobs repository, which contains binary files that
202 might be required for some chipsets or boards.
203 This flag ensures that a "Free" option remains available for users.
204
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800205config COVERAGE
206 bool "Code coverage support"
207 depends on COMPILER_GCC
208 default n
209 help
210 Add code coverage support for coreboot. This will store code
211 coverage information in CBMEM for extraction from user space.
212 If unsure, say N.
213
Uwe Hermannc04be932009-10-05 13:55:28 +0000214endmenu
215
Patrick Georgi0588d192009-08-12 15:00:51 +0000216source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000217
218# This option is used to set the architecture of a mainboard to X86.
219# It is usually set in mainboard/*/Kconfig.
220config ARCH_X86
221 bool
222 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800223 select PCI
224
David Hendricks5367e472012-11-28 20:16:28 -0800225config ARCH_ARMV7
226 bool
227 default n
228
Ronald G. Minnich6e3728b2012-11-27 10:36:06 -0800229# Warning: The file is included whether or not the if is here.
230# but the if controls how the evaluation occurs.
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000231if ARCH_X86
Stefan Reinauer8677a232010-12-11 20:33:41 +0000232source src/arch/x86/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000233endif
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000234
David Hendricks5367e472012-11-28 20:16:28 -0800235if ARCH_ARMV7
236source src/arch/armv7/Kconfig
237endif
238
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000239menu "Chipset"
240
241comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000242source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000243comment "Northbridge"
244source src/northbridge/Kconfig
245comment "Southbridge"
246source src/southbridge/Kconfig
247comment "Super I/O"
248source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000249comment "Embedded Controllers"
250source src/ec/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000251
252endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000253
Stefan Reinauer8d711552012-11-30 12:34:04 -0800254source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800255
Rudolf Marekd9c25492010-05-16 15:31:53 +0000256menu "Generic Drivers"
257source src/drivers/Kconfig
258endmenu
259
Patrick Georgi0588d192009-08-12 15:00:51 +0000260config HEAP_SIZE
261 hex
Myles Watson04000f42009-10-16 19:12:49 +0000262 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000263
Patrick Georgi0588d192009-08-12 15:00:51 +0000264config MAX_CPUS
265 int
266 default 1
267
268config MMCONF_SUPPORT_DEFAULT
269 bool
270 default n
271
272config MMCONF_SUPPORT
273 bool
274 default n
275
Patrick Georgi0588d192009-08-12 15:00:51 +0000276source src/console/Kconfig
277
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000278# This should default to N and be set by SuperI/O drivers that have an UART
279config HAVE_UART_IO_MAPPED
280 bool
Stefan Reinauer3600e962012-12-11 12:49:32 -0800281 default y if ARCH_X86
282 default n if ARCH_ARMV7
Stefan Reinauer4885daa2011-04-26 23:47:04 +0000283
284config HAVE_UART_MEMORY_MAPPED
285 bool
286 default n
287
Hung-Te Linad173ea2013-02-06 21:24:12 +0800288config HAVE_UART_SPECIAL
289 bool
290 default n
291
Patrick Georgi0588d192009-08-12 15:00:51 +0000292config HAVE_ACPI_RESUME
293 bool
294 default n
295
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000296config HAVE_ACPI_SLIC
297 bool
298 default n
299
Patrick Georgi0588d192009-08-12 15:00:51 +0000300config ACPI_SSDTX_NUM
301 int
302 default 0
303
Patrick Georgi0588d192009-08-12 15:00:51 +0000304config HAVE_HARD_RESET
305 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000306 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000307 help
308 This variable specifies whether a given board has a hard_reset
309 function, no matter if it's provided by board code or chipset code.
310
Patrick Georgi0588d192009-08-12 15:00:51 +0000311config HAVE_INIT_TIMER
312 bool
Patrick Georgi1f807fd2010-01-04 20:09:27 +0000313 default n if UDELAY_IO
Myles Watsond73c1b52009-10-26 15:14:07 +0000314 default y
Patrick Georgi0588d192009-08-12 15:00:51 +0000315
Aaron Durbina4217912013-04-29 22:31:51 -0500316config HAVE_MONOTONIC_TIMER
317 def_bool n
318 help
319 The board/chipset provides a monotonic timer.
320
zbaof7223732012-04-13 13:42:15 +0800321config HIGH_SCRATCH_MEMORY_SIZE
322 hex
323 default 0x0
324
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000325config USE_OPTION_TABLE
326 bool
327 default n
328
Patrick Georgi0588d192009-08-12 15:00:51 +0000329config HAVE_OPTION_TABLE
330 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000331 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000332 help
333 This variable specifies whether a given board has a cmos.layout
334 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000335 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000336
Patrick Georgi0588d192009-08-12 15:00:51 +0000337config PIRQ_ROUTE
338 bool
339 default n
340
341config HAVE_SMI_HANDLER
342 bool
343 default n
344
345config PCI_IO_CFG_EXT
346 bool
347 default n
348
349config IOAPIC
350 bool
351 default n
352
Stefan Reinauer5b635792012-08-16 14:05:42 -0700353config CBFS_SIZE
354 hex
355 default ROM_SIZE
356
357config CACHE_ROM_SIZE
358 hex
359 default CBFS_SIZE
360
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000361# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000362config VIDEO_MB
363 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000364 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000365
Myles Watson45bb25f2009-09-22 18:49:08 +0000366config USE_WATCHDOG_ON_BOOT
367 bool
368 default n
369
370config VGA
371 bool
372 default n
373 help
374 Build board-specific VGA code.
375
376config GFXUMA
377 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000378 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000379 help
380 Enable Unified Memory Architecture for graphics.
381
Aaron Durbinad935522012-12-24 14:28:37 -0600382config RELOCATABLE_MODULES
383 bool "Relocatable Modules"
384 default n
385 help
386 If RELOCATABLE_MODULES is selected then support is enabled for
387 building relocatable modules in the ram stage. Those modules can be
388 loaded anywhere and all the relocations are handled automatically.
389
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600390config RELOCATABLE_RAMSTAGE
Aaron Durbindd4a6d22013-02-27 22:50:12 -0600391 depends on (RELOCATABLE_MODULES && DYNAMIC_CBMEM)
Aaron Durbin8e4a3552013-02-08 17:28:04 -0600392 bool "Build the ramstage to be relocatable in 32-bit address space."
393 default n
394 help
395 The reloctable ramstage support allows for the ramstage to be built
396 as a relocatable module. The stage loader can identify a place
397 out of the OS way so that copying memory is unnecessary during an S3
398 wake. When selecting this option the romstage is responsible for
399 determing a stack location to use for loading the ramstage.
400
Myles Watsonb8e20272009-10-15 13:35:47 +0000401config HAVE_ACPI_TABLES
402 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000403 help
404 This variable specifies whether a given board has ACPI table support.
405 It is usually set in mainboard/*/Kconfig.
406 Whether or not the ACPI tables are actually generated by coreboot
407 is configurable by the user via GENERATE_ACPI_TABLES.
Myles Watsonb8e20272009-10-15 13:35:47 +0000408
409config HAVE_MP_TABLE
410 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000411 help
412 This variable specifies whether a given board has MP table support.
413 It is usually set in mainboard/*/Kconfig.
414 Whether or not the MP table is actually generated by coreboot
415 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000416
417config HAVE_PIRQ_TABLE
418 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000419 help
420 This variable specifies whether a given board has PIRQ table support.
421 It is usually set in mainboard/*/Kconfig.
422 Whether or not the PIRQ table is actually generated by coreboot
423 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000424
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500425config MAX_PIRQ_LINKS
426 int
427 default 4
428 help
429 This variable specifies the number of PIRQ interrupt links which are
430 routable. On most chipsets, this is 4, INTA through INTD. Some
431 chipsets offer more than four links, commonly up to INTH. They may
432 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
433 table specifies links greater than 4, pirq_route_irqs will not
434 function properly, unless this variable is correctly set.
435
Myles Watsond73c1b52009-10-26 15:14:07 +0000436#These Options are here to avoid "undefined" warnings.
437#The actual selection and help texts are in the following menu.
438
Uwe Hermann168b11b2009-10-07 16:15:40 +0000439menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000440
Myles Watson45bb25f2009-09-22 18:49:08 +0000441config MULTIBOOT
Uwe Hermann168b11b2009-10-07 16:15:40 +0000442 bool "Generate Multiboot tables (for GRUB2)"
Ronald G. Minnich7f91d922009-11-09 17:56:47 +0000443 default y
Stefan Reinauera957b7a2013-02-14 13:39:25 -0800444 depends on ARCH_X86
Myles Watson45bb25f2009-09-22 18:49:08 +0000445
Myles Watsonb8e20272009-10-15 13:35:47 +0000446config GENERATE_ACPI_TABLES
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800447 prompt "Generate ACPI tables" if HAVE_ACPI_TABLES
448 bool
449 default HAVE_ACPI_TABLES
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000450 help
451 Generate ACPI tables for this board.
452
453 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000454
Myles Watsonb8e20272009-10-15 13:35:47 +0000455config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800456 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
457 bool
458 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000459 help
460 Generate an MP table (conforming to the Intel MultiProcessor
461 specification 1.4) for this board.
462
463 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000464
Myles Watsonb8e20272009-10-15 13:35:47 +0000465config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800466 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
467 bool
468 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000469 help
470 Generate a PIRQ table for this board.
471
472 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000473
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200474config GENERATE_SMBIOS_TABLES
475 depends on ARCH_X86
476 bool "Generate SMBIOS tables"
477 default y
478 help
479 Generate SMBIOS tables for this board.
480
481 If unsure, say Y.
482
Myles Watson45bb25f2009-09-22 18:49:08 +0000483endmenu
484
Patrick Georgi0588d192009-08-12 15:00:51 +0000485menu "Payload"
486
Patrick Georgi0588d192009-08-12 15:00:51 +0000487choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000488 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000489 default PAYLOAD_NONE if !ARCH_X86
490 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000491
Uwe Hermann168b11b2009-10-07 16:15:40 +0000492config PAYLOAD_NONE
493 bool "None"
494 help
495 Select this option if you want to create an "empty" coreboot
496 ROM image for a certain mainboard, i.e. a coreboot ROM image
497 which does not yet contain a payload.
498
499 For such an image to be useful, you have to use 'cbfstool'
500 to add a payload to the ROM image later.
501
Patrick Georgi0588d192009-08-12 15:00:51 +0000502config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000503 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000504 help
505 Select this option if you have a payload image (an ELF file)
506 which coreboot should run as soon as the basic hardware
507 initialization is completed.
508
509 You will be able to specify the location and file name of the
510 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000511
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000512config PAYLOAD_SEABIOS
513 bool "SeaBIOS"
514 depends on ARCH_X86
515 help
516 Select this option if you want to build a coreboot image
517 with a SeaBIOS payload. If you don't know what this is
518 about, just leave it enabled.
519
520 See http://coreboot.org/Payloads for more information.
521
Stefan Reinauere50952f2011-04-15 03:34:05 +0000522config PAYLOAD_FILO
523 bool "FILO"
524 help
525 Select this option if you want to build a coreboot image
526 with a FILO payload. If you don't know what this is
527 about, just leave it enabled.
528
529 See http://coreboot.org/Payloads for more information.
530
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800531config PAYLOAD_TIANOCORE
532 bool "Tiano Core"
533 help
534 Select this option if you want to build a coreboot image
535 with a Tiano Core payload. If you don't know what this is
536 about, just leave it enabled.
537
538 See http://coreboot.org/Payloads for more information.
539
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000540endchoice
541
542choice
543 prompt "SeaBIOS version"
544 default SEABIOS_STABLE
545 depends on PAYLOAD_SEABIOS
546
547config SEABIOS_STABLE
Idwer Vollering1a433092013-03-02 18:27:05 +0100548 bool "1.7.2.1"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000549 help
550 Stable SeaBIOS version
551config SEABIOS_MASTER
552 bool "master"
553 help
554 Newest SeaBIOS version
Patrick Georgi0588d192009-08-12 15:00:51 +0000555endchoice
556
Stefan Reinauere50952f2011-04-15 03:34:05 +0000557choice
558 prompt "FILO version"
559 default FILO_STABLE
560 depends on PAYLOAD_FILO
561
562config FILO_STABLE
563 bool "0.6.0"
564 help
565 Stable FILO version
566config FILO_MASTER
567 bool "HEAD"
568 help
569 Newest FILO version
570endchoice
571
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000572config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000573 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000574 depends on PAYLOAD_ELF
575 default "payload.elf"
576 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000577 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000578
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000579config PAYLOAD_FILE
580 depends on PAYLOAD_SEABIOS
Stefan Reinaueraff6dc22012-01-21 10:34:22 -0800581 default "$(obj)/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000582
Stefan Reinauere50952f2011-04-15 03:34:05 +0000583config PAYLOAD_FILE
584 depends on PAYLOAD_FILO
585 default "payloads/external/FILO/filo/build/filo.elf"
586
Stefan Reinauer275fb632013-02-05 13:58:29 -0800587config PAYLOAD_FILE
588 string "Tianocore firmware volume"
589 depends on PAYLOAD_TIANOCORE
590 default "COREBOOT.fd"
591 help
592 The result of a corebootPkg build
593
Uwe Hermann168b11b2009-10-07 16:15:40 +0000594# TODO: Defined if no payload? Breaks build?
595config COMPRESSED_PAYLOAD_LZMA
596 bool "Use LZMA compression for payloads"
597 default y
Patrick Georgied08bcc2013-02-04 19:15:06 +0100598 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE
Uwe Hermann168b11b2009-10-07 16:15:40 +0000599 help
600 In order to reduce the size payloads take up in the ROM chip
601 coreboot can compress them using the LZMA algorithm.
602
Myles Watson04000f42009-10-16 19:12:49 +0000603config COMPRESSED_PAYLOAD_NRV2B
Peter Stuged7b37b02009-10-17 03:00:04 +0000604 bool
Myles Watson04000f42009-10-16 19:12:49 +0000605 default n
606
Peter Stugea758ca22009-09-17 16:21:31 +0000607endmenu
608
Uwe Hermann168b11b2009-10-07 16:15:40 +0000609menu "Debugging"
610
611# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000612config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000613 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200614 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000615 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000616 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000617 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000618
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200619config GDB_WAIT
620 bool "Wait for a GDB connection"
621 default n
622 depends on GDB_STUB
623 help
624 If enabled, coreboot will wait for a GDB connection.
625
Stefan Reinauerfe422182012-05-02 16:33:18 -0700626config DEBUG_CBFS
627 bool "Output verbose CBFS debug messages"
628 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700629 help
630 This option enables additional CBFS related debug messages.
631
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000632config HAVE_DEBUG_RAM_SETUP
633 def_bool n
634
Uwe Hermann01ce6012010-03-05 10:03:50 +0000635config DEBUG_RAM_SETUP
636 bool "Output verbose RAM init debug messages"
637 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000638 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000639 help
640 This option enables additional RAM init related debug messages.
641 It is recommended to enable this when debugging issues on your
642 board which might be RAM init related.
643
644 Note: This option will increase the size of the coreboot image.
645
646 If unsure, say N.
647
Patrick Georgie82618d2010-10-01 14:50:12 +0000648config HAVE_DEBUG_CAR
649 def_bool n
650
Peter Stuge5015f792010-11-10 02:00:32 +0000651config DEBUG_CAR
652 def_bool n
653 depends on HAVE_DEBUG_CAR
654
655if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000656# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
657# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000658config DEBUG_CAR
659 bool "Output verbose Cache-as-RAM debug messages"
660 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000661 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000662 help
663 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000664endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000665
Myles Watson80e914ff2010-06-01 19:25:31 +0000666config DEBUG_PIRQ
667 bool "Check PIRQ table consistency"
668 default n
669 depends on GENERATE_PIRQ_TABLE
670 help
671 If unsure, say N.
672
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000673config HAVE_DEBUG_SMBUS
674 def_bool n
675
Uwe Hermann01ce6012010-03-05 10:03:50 +0000676config DEBUG_SMBUS
677 bool "Output verbose SMBus debug messages"
678 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000679 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000680 help
681 This option enables additional SMBus (and SPD) debug messages.
682
683 Note: This option will increase the size of the coreboot image.
684
685 If unsure, say N.
686
687config DEBUG_SMI
688 bool "Output verbose SMI debug messages"
689 default n
690 depends on HAVE_SMI_HANDLER
691 help
692 This option enables additional SMI related debug messages.
693
694 Note: This option will increase the size of the coreboot image.
695
696 If unsure, say N.
697
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000698config DEBUG_SMM_RELOCATION
699 bool "Debug SMM relocation code"
700 default n
701 depends on HAVE_SMI_HANDLER
702 help
703 This option enables additional SMM handler relocation related
704 debug messages.
705
706 Note: This option will increase the size of the coreboot image.
707
708 If unsure, say N.
709
Uwe Hermanna953f372010-11-10 00:14:32 +0000710# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
711# printk(BIOS_DEBUG, ...) calls.
712config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800713 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
714 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000715 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000716 help
717 This option enables additional malloc related debug messages.
718
719 Note: This option will increase the size of the coreboot image.
720
721 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300722
723# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
724# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300725config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800726 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
727 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300728 default n
729 help
730 This option enables additional ACPI related debug messages.
731
732 Note: This option will slightly increase the size of the coreboot image.
733
734 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300735
Uwe Hermanna953f372010-11-10 00:14:32 +0000736# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
737# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000738config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800739 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
740 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000741 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000742 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000743 help
744 This option enables additional x86emu related debug messages.
745
746 Note: This option will increase the time to emulate a ROM.
747
748 If unsure, say N.
749
Uwe Hermann01ce6012010-03-05 10:03:50 +0000750config X86EMU_DEBUG
751 bool "Output verbose x86emu debug messages"
752 default n
753 depends on PCI_OPTION_ROM_RUN_YABEL
754 help
755 This option enables additional x86emu related debug messages.
756
757 Note: This option will increase the size of the coreboot image.
758
759 If unsure, say N.
760
761config X86EMU_DEBUG_JMP
762 bool "Trace JMP/RETF"
763 default n
764 depends on X86EMU_DEBUG
765 help
766 Print information about JMP and RETF opcodes from x86emu.
767
768 Note: This option will increase the size of the coreboot image.
769
770 If unsure, say N.
771
772config X86EMU_DEBUG_TRACE
773 bool "Trace all opcodes"
774 default n
775 depends on X86EMU_DEBUG
776 help
777 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000778
Uwe Hermann01ce6012010-03-05 10:03:50 +0000779 WARNING: This will produce a LOT of output and take a long time.
780
781 Note: This option will increase the size of the coreboot image.
782
783 If unsure, say N.
784
785config X86EMU_DEBUG_PNP
786 bool "Log Plug&Play accesses"
787 default n
788 depends on X86EMU_DEBUG
789 help
790 Print Plug And Play accesses made by option ROMs.
791
792 Note: This option will increase the size of the coreboot image.
793
794 If unsure, say N.
795
796config X86EMU_DEBUG_DISK
797 bool "Log Disk I/O"
798 default n
799 depends on X86EMU_DEBUG
800 help
801 Print Disk I/O related messages.
802
803 Note: This option will increase the size of the coreboot image.
804
805 If unsure, say N.
806
807config X86EMU_DEBUG_PMM
808 bool "Log PMM"
809 default n
810 depends on X86EMU_DEBUG
811 help
812 Print messages related to POST Memory Manager (PMM).
813
814 Note: This option will increase the size of the coreboot image.
815
816 If unsure, say N.
817
818
819config X86EMU_DEBUG_VBE
820 bool "Debug VESA BIOS Extensions"
821 default n
822 depends on X86EMU_DEBUG
823 help
824 Print messages related to VESA BIOS Extension (VBE) functions.
825
826 Note: This option will increase the size of the coreboot image.
827
828 If unsure, say N.
829
830config X86EMU_DEBUG_INT10
831 bool "Redirect INT10 output to console"
832 default n
833 depends on X86EMU_DEBUG
834 help
835 Let INT10 (i.e. character output) calls print messages to debug output.
836
837 Note: This option will increase the size of the coreboot image.
838
839 If unsure, say N.
840
841config X86EMU_DEBUG_INTERRUPTS
842 bool "Log intXX calls"
843 default n
844 depends on X86EMU_DEBUG
845 help
846 Print messages related to interrupt handling.
847
848 Note: This option will increase the size of the coreboot image.
849
850 If unsure, say N.
851
852config X86EMU_DEBUG_CHECK_VMEM_ACCESS
853 bool "Log special memory accesses"
854 default n
855 depends on X86EMU_DEBUG
856 help
857 Print messages related to accesses to certain areas of the virtual
858 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
859
860 Note: This option will increase the size of the coreboot image.
861
862 If unsure, say N.
863
864config X86EMU_DEBUG_MEM
865 bool "Log all memory accesses"
866 default n
867 depends on X86EMU_DEBUG
868 help
869 Print memory accesses made by option ROM.
870 Note: This also includes accesses to fetch instructions.
871
872 Note: This option will increase the size of the coreboot image.
873
874 If unsure, say N.
875
876config X86EMU_DEBUG_IO
877 bool "Log IO accesses"
878 default n
879 depends on X86EMU_DEBUG
880 help
881 Print I/O accesses made by option ROM.
882
883 Note: This option will increase the size of the coreboot image.
884
885 If unsure, say N.
886
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800887config DEBUG_TPM
888 bool "Output verbose TPM debug messages"
889 default n
890 depends on TPM
891 help
892 This option enables additional TPM related debug messages.
893
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700894config DEBUG_SPI_FLASH
895 bool "Output verbose SPI flash debug messages"
896 default n
897 depends on SPI_FLASH
898 help
899 This option enables additional SPI flash related debug messages.
900
Stefan Reinauer8e073822012-04-04 00:07:22 +0200901if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
902# Only visible with the right southbridge and loglevel.
903config DEBUG_INTEL_ME
904 bool "Verbose logging for Intel Management Engine"
905 default n
906 help
907 Enable verbose logging for Intel Management Engine driver that
908 is present on Intel 6-series chipsets.
909endif
910
Stefan Reinauer5c503922010-03-13 22:07:15 +0000911config LLSHELL
912 bool "Built-in low-level shell"
913 default n
914 help
915 If enabled, you will have a low level shell to examine your machine.
916 Put llshell() in your (romstage) code to start the shell.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000917 See src/arch/x86/llshell/llshell.inc for details.
Stefan Reinauer5c503922010-03-13 22:07:15 +0000918
Rudolf Marek7f0e9302011-09-02 23:23:41 +0200919config TRACE
920 bool "Trace function calls"
921 default n
922 help
923 If enabled, every function will print information to console once
924 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
925 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
926 of calling function. Please note some printk releated functions
927 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800928
929config DEBUG_COVERAGE
930 bool "Debug code coverage"
931 default n
932 depends on COVERAGE
933 help
934 If enabled, the code coverage hooks in coreboot will output some
935 information about the coverage data that is dumped.
936
Uwe Hermann168b11b2009-10-07 16:15:40 +0000937endmenu
938
Myles Watsond73c1b52009-10-26 15:14:07 +0000939# These probably belong somewhere else, but they are needed somewhere.
940config AP_CODE_IN_CAR
941 bool
942 default n
943
Jonathan Kollasche5b75072010-10-07 23:02:06 +0000944config RAMINIT_SYSINFO
945 bool
946 default n
947
Myles Watsond73c1b52009-10-26 15:14:07 +0000948config ENABLE_APIC_EXT_ID
949 bool
950 default n
Myles Watson2e672732009-11-12 16:38:03 +0000951
952config WARNINGS_ARE_ERRORS
953 bool
Stefan Reinauer6f57b512010-07-08 16:41:05 +0000954 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +0000955
Peter Stuge51eafde2010-10-13 06:23:02 +0000956# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
957# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
958# mutually exclusive. One of these options must be selected in the
959# mainboard Kconfig if the chipset supports enabling and disabling of
960# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
961# in mainboard/Kconfig to know if the button should be enabled or not.
962
963config POWER_BUTTON_DEFAULT_ENABLE
964 def_bool n
965 help
966 Select when the board has a power button which can optionally be
967 disabled by the user.
968
969config POWER_BUTTON_DEFAULT_DISABLE
970 def_bool n
971 help
972 Select when the board has a power button which can optionally be
973 enabled by the user, e.g. when the board ships with a jumper over
974 the power switch contacts.
975
976config POWER_BUTTON_FORCE_ENABLE
977 def_bool n
978 help
979 Select when the board requires that the power button is always
980 enabled.
981
982config POWER_BUTTON_FORCE_DISABLE
983 def_bool n
984 help
985 Select when the board requires that the power button is always
986 disabled, e.g. when it has been hardwired to ground.
987
988config POWER_BUTTON_IS_OPTIONAL
989 bool
990 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
991 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
992 help
993 Internal option that controls ENABLE_POWER_BUTTON visibility.
994
Stefan Reinauerb89a7612012-03-30 01:01:51 +0200995source src/vendorcode/Kconfig