blob: da68af251e3e576328ad2af7a1c8f87ea41ad657 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Patrick Georgi23d89cc2010-03-16 01:17:19 +000058choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000060 default COMPILER_GCC
61 help
62 This option allows you to select the compiler used for building
63 coreboot.
64
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
73 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
75 Use LLVM/clang to build coreboot.
76
77 For details see http://clang.llvm.org.
78
Patrick Georgi23d89cc2010-03-16 01:17:19 +000079endchoice
80
Patrick Georgi9b0de712013-12-29 18:45:23 +010081config ANY_TOOLCHAIN
82 bool "Allow building with any toolchain"
83 default n
84 depends on COMPILER_GCC
85 help
86 Many toolchains break when building coreboot since it uses quite
87 unusual linker features. Unless developers explicitely request it,
88 we'll have to assume that they use their distro compiler by mistake.
89 Make sure that using patched compilers is a conscious decision.
90
Patrick Georgi516a2a72010-03-25 21:45:25 +000091config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020092 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000093 default n
94 help
95 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096
97 Requires the ccache utility in your system $PATH.
98
99 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101config SCONFIG_GENPARSER
102 bool "Generate SCONFIG parser using flex and bison"
103 default n
104 depends on EXPERT
105 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 Enable this option if you are working on the sconfig device tree
107 parser and made changes to sconfig.l and sconfig.y.
108
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 Otherwise, say N.
110
Joe Korty6d772522010-05-19 18:41:15 +0000111config USE_OPTION_TABLE
112 bool "Use CMOS for configuration values"
113 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000114 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000115 help
116 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000118
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600119config STATIC_OPTION_TABLE
120 bool "Load default configuration values into CMOS on each boot"
121 default n
122 depends on USE_OPTION_TABLE
123 help
124 Enable this option to reset "CMOS" NVRAM values to default on
125 every boot. Use this if you want the NVRAM configuration to
126 never be modified from its default values.
127
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000128config COMPRESS_RAMSTAGE
129 bool "Compress ramstage with LZMA"
130 default y
131 help
132 Compress ramstage to save memory in the flash image. Note
133 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200134 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000135
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200136config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200138 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 help
140 Include the .config file that was used to compile coreboot
141 in the (CBFS) ROM image. This is useful if you want to know which
142 options were used to build a specific coreboot.rom image.
143
Daniele Forsi53847a22014-07-22 18:00:56 +0200144 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200145
146 You can use the following command to easily list the options:
147
148 grep -a CONFIG_ coreboot.rom
149
150 Alternatively, you can also use cbfstool to print the image
151 contents (including the raw 'config' item we're looking for).
152
153 Example:
154
155 $ cbfstool coreboot.rom print
156 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
157 offset 0x0
158 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200160 Name Offset Type Size
161 cmos_layout.bin 0x0 cmos layout 1159
162 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200163 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 fallback/payload 0x80dc0 payload 51526
165 config 0x8d740 raw 3324
166 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200167
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300168config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200169 def_bool !LATE_CBMEM_INIT
170
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700171config COLLECT_TIMESTAMPS
172 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300173 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700174 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200175 Make coreboot create a table of timer-ID/timer-value pairs to
176 allow measuring time spent at different phases of the boot process.
177
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200178config USE_BLOBS
179 bool "Allow use of binary-only repository"
180 default n
181 help
182 This draws in the blobs repository, which contains binary files that
183 might be required for some chipsets or boards.
184 This flag ensures that a "Free" option remains available for users.
185
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800186config COVERAGE
187 bool "Code coverage support"
188 depends on COMPILER_GCC
189 default n
190 help
191 Add code coverage support for coreboot. This will store code
192 coverage information in CBMEM for extraction from user space.
193 If unsure, say N.
194
Stefan Reinauer58470e32014-10-17 13:08:36 +0200195config RELOCATABLE_MODULES
196 bool "Relocatable Modules"
197 default n
198 help
199 If RELOCATABLE_MODULES is selected then support is enabled for
200 building relocatable modules in the RAM stage. Those modules can be
201 loaded anywhere and all the relocations are handled automatically.
202
203config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200204 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200205 bool "Build the ramstage to be relocatable in 32-bit address space."
206 default n
207 help
208 The reloctable ramstage support allows for the ramstage to be built
209 as a relocatable module. The stage loader can identify a place
210 out of the OS way so that copying memory is unnecessary during an S3
211 wake. When selecting this option the romstage is responsible for
212 determing a stack location to use for loading the ramstage.
213
214config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
215 depends on RELOCATABLE_RAMSTAGE
216 bool "Cache the relocated ramstage outside of cbmem."
217 default n
218 help
219 The relocated ramstage is saved in an area specified by the
220 by the board and/or chipset.
221
222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
Timothy Pearson44724082015-03-16 11:47:45 -0500239config SKIP_MAX_REBOOT_CNT_CLEAR
240 bool "Do not clear reboot count after successful boot"
241 default n
242 depends on EXPERT
243 help
244 Do not clear the reboot count immediately after successful boot.
245 Set to allow the payload to control normal/fallback image recovery.
246
Stefan Reinauer58470e32014-10-17 13:08:36 +0200247config UPDATE_IMAGE
248 bool "Update existing coreboot.rom image"
249 default n
250 help
251 If this option is enabled, no new coreboot.rom file
252 is created. Instead it is expected that there already
253 is a suitable file for further processing.
254 The bootblock will not be modified.
255
Uwe Hermannc04be932009-10-05 13:55:28 +0000256endmenu
257
Patrick Georgi0588d192009-08-12 15:00:51 +0000258source src/mainboard/Kconfig
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000259
260# This option is used to set the architecture of a mainboard to X86.
261# It is usually set in mainboard/*/Kconfig.
262config ARCH_X86
263 bool
264 default n
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800265 select PCI
266
Gabe Black51edd542013-09-30 23:00:33 -0700267config ARCH_ARM
David Hendricks5367e472012-11-28 20:16:28 -0800268 bool
269 default n
270
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700271config ARCH_ARM64
272 bool
273 default n
274
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000275config ARCH_RISCV
276 bool
277 default n
Ronald G. Minnich6d822852014-12-31 19:40:54 -0800278 select ANY_TOOLCHAIN
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000279
Stefan Reinauer8677a232010-12-11 20:33:41 +0000280source src/arch/x86/Kconfig
Gabe Black51edd542013-09-30 23:00:33 -0700281source src/arch/arm/Kconfig
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700282source src/arch/arm64/Kconfig
Ronald G. Minniche0e784a2014-11-26 19:25:47 +0000283source src/arch/riscv/Kconfig
Gabe Black545c0ca2013-07-07 14:04:26 -0700284
Peter Stuge4d77ed92014-02-07 03:58:24 +0100285source src/vendorcode/Kconfig
286
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200287config SYSTEM_TYPE_LAPTOP
288 default n
289 bool
290
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000291menu "Chipset"
292
293comment "CPU"
Patrick Georgi0588d192009-08-12 15:00:51 +0000294source src/cpu/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000295comment "Northbridge"
296source src/northbridge/Kconfig
297comment "Southbridge"
298source src/southbridge/Kconfig
299comment "Super I/O"
300source src/superio/Kconfig
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000301comment "Embedded Controllers"
302source src/ec/Kconfig
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500303comment "SoC"
304source src/soc/Kconfig
Martin Rotha6427162014-04-25 14:12:13 -0600305source src/drivers/intel/fsp/Kconfig
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000306
307endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000308
Stefan Reinauer8d711552012-11-30 12:34:04 -0800309source src/device/Kconfig
Stefan Reinauer95a63962012-11-13 17:00:01 -0800310
Rudolf Marekd9c25492010-05-16 15:31:53 +0000311menu "Generic Drivers"
312source src/drivers/Kconfig
313endmenu
314
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700315config TPM
316 bool
317 default n
318 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700319 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700320 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700321 help
322 Enable this option to enable TPM support in coreboot.
323
324 If unsure, say N.
325
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300326config RAMTOP
327 hex
328 default 0x200000
329 depends on ARCH_X86
330
Patrick Georgi0588d192009-08-12 15:00:51 +0000331config HEAP_SIZE
332 hex
Myles Watson04000f42009-10-16 19:12:49 +0000333 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000334
Patrick Georgi0588d192009-08-12 15:00:51 +0000335config MAX_CPUS
336 int
337 default 1
338
339config MMCONF_SUPPORT_DEFAULT
340 bool
341 default n
342
343config MMCONF_SUPPORT
344 bool
345 default n
346
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200347config BOOTMODE_STRAPS
348 bool
349 default n
350
Patrick Georgi0588d192009-08-12 15:00:51 +0000351source src/console/Kconfig
352
353config HAVE_ACPI_RESUME
354 bool
355 default n
356
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000357config HAVE_ACPI_SLIC
358 bool
359 default n
360
Patrick Georgi0588d192009-08-12 15:00:51 +0000361config HAVE_HARD_RESET
362 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000363 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000364 help
365 This variable specifies whether a given board has a hard_reset
366 function, no matter if it's provided by board code or chipset code.
367
Aaron Durbina4217912013-04-29 22:31:51 -0500368config HAVE_MONOTONIC_TIMER
369 def_bool n
370 help
371 The board/chipset provides a monotonic timer.
372
Aaron Durbin340ca912013-04-30 09:58:12 -0500373config TIMER_QUEUE
374 def_bool n
375 depends on HAVE_MONOTONIC_TIMER
376 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300377 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500378
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500379config COOP_MULTITASKING
380 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500381 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500382 help
383 Cooperative multitasking allows callbacks to be multiplexed on the
384 main thread of ramstage. With this enabled it allows for multiple
385 execution paths to take place when they have udelay() calls within
386 their code.
387
388config NUM_THREADS
389 int
390 default 4
391 depends on COOP_MULTITASKING
392 help
393 How many execution threads to cooperatively multitask with.
394
Patrick Georgi0588d192009-08-12 15:00:51 +0000395config HAVE_OPTION_TABLE
396 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000397 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000398 help
399 This variable specifies whether a given board has a cmos.layout
400 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000401 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000402
Patrick Georgi0588d192009-08-12 15:00:51 +0000403config PIRQ_ROUTE
404 bool
405 default n
406
407config HAVE_SMI_HANDLER
408 bool
409 default n
410
411config PCI_IO_CFG_EXT
412 bool
413 default n
414
415config IOAPIC
416 bool
417 default n
418
Stefan Reinauer5b635792012-08-16 14:05:42 -0700419config CBFS_SIZE
420 hex
421 default ROM_SIZE
422
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200423config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700424 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200425 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700426
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000427# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000428config VIDEO_MB
429 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000430 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000431
Myles Watson45bb25f2009-09-22 18:49:08 +0000432config USE_WATCHDOG_ON_BOOT
433 bool
434 default n
435
436config VGA
437 bool
438 default n
439 help
440 Build board-specific VGA code.
441
442config GFXUMA
443 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000444 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000445 help
446 Enable Unified Memory Architecture for graphics.
447
Myles Watsonb8e20272009-10-15 13:35:47 +0000448config HAVE_ACPI_TABLES
449 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000450 help
451 This variable specifies whether a given board has ACPI table support.
452 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000453
454config HAVE_MP_TABLE
455 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000456 help
457 This variable specifies whether a given board has MP table support.
458 It is usually set in mainboard/*/Kconfig.
459 Whether or not the MP table is actually generated by coreboot
460 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000461
462config HAVE_PIRQ_TABLE
463 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000464 help
465 This variable specifies whether a given board has PIRQ table support.
466 It is usually set in mainboard/*/Kconfig.
467 Whether or not the PIRQ table is actually generated by coreboot
468 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000469
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500470config MAX_PIRQ_LINKS
471 int
472 default 4
473 help
474 This variable specifies the number of PIRQ interrupt links which are
475 routable. On most chipsets, this is 4, INTA through INTD. Some
476 chipsets offer more than four links, commonly up to INTH. They may
477 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
478 table specifies links greater than 4, pirq_route_irqs will not
479 function properly, unless this variable is correctly set.
480
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200481config PER_DEVICE_ACPI_TABLES
482 bool
483 default n
484
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200485config COMMON_FADT
486 bool
487 default n
488
Myles Watsond73c1b52009-10-26 15:14:07 +0000489#These Options are here to avoid "undefined" warnings.
490#The actual selection and help texts are in the following menu.
491
Uwe Hermann168b11b2009-10-07 16:15:40 +0000492menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000493
Myles Watsonb8e20272009-10-15 13:35:47 +0000494config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800495 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
496 bool
497 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000498 help
499 Generate an MP table (conforming to the Intel MultiProcessor
500 specification 1.4) for this board.
501
502 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000503
Myles Watsonb8e20272009-10-15 13:35:47 +0000504config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800505 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
506 bool
507 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000508 help
509 Generate a PIRQ table for this board.
510
511 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000512
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200513config GENERATE_SMBIOS_TABLES
514 depends on ARCH_X86
515 bool "Generate SMBIOS tables"
516 default y
517 help
518 Generate SMBIOS tables for this board.
519
520 If unsure, say Y.
521
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200522config MAINBOARD_SERIAL_NUMBER
523 string "SMBIOS Serial Number"
524 depends on GENERATE_SMBIOS_TABLES
525 default "123456789"
526 help
527 The Serial Number to store in SMBIOS structures.
528
529config MAINBOARD_VERSION
530 string "SMBIOS Version Number"
531 depends on GENERATE_SMBIOS_TABLES
532 default "1.0"
533 help
534 The Version Number to store in SMBIOS structures.
535
536config MAINBOARD_SMBIOS_MANUFACTURER
537 string "SMBIOS Manufacturer"
538 depends on GENERATE_SMBIOS_TABLES
539 default MAINBOARD_VENDOR
540 help
541 Override the default Manufacturer stored in SMBIOS structures.
542
543config MAINBOARD_SMBIOS_PRODUCT_NAME
544 string "SMBIOS Product name"
545 depends on GENERATE_SMBIOS_TABLES
546 default MAINBOARD_PART_NUMBER
547 help
548 Override the default Product name stored in SMBIOS structures.
549
Myles Watson45bb25f2009-09-22 18:49:08 +0000550endmenu
551
Patrick Georgi0588d192009-08-12 15:00:51 +0000552menu "Payload"
553
Patrick Georgi0588d192009-08-12 15:00:51 +0000554choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000555 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000556 default PAYLOAD_NONE if !ARCH_X86
557 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000558
Uwe Hermann168b11b2009-10-07 16:15:40 +0000559config PAYLOAD_NONE
560 bool "None"
561 help
562 Select this option if you want to create an "empty" coreboot
563 ROM image for a certain mainboard, i.e. a coreboot ROM image
564 which does not yet contain a payload.
565
566 For such an image to be useful, you have to use 'cbfstool'
567 to add a payload to the ROM image later.
568
Patrick Georgi0588d192009-08-12 15:00:51 +0000569config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000570 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000571 help
572 Select this option if you have a payload image (an ELF file)
573 which coreboot should run as soon as the basic hardware
574 initialization is completed.
575
576 You will be able to specify the location and file name of the
577 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000578
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200579config PAYLOAD_LINUX
580 bool "A Linux payload"
581 help
582 Select this option if you have a Linux bzImage which coreboot
583 should run as soon as the basic hardware initialization
584 is completed.
585
586 You will be able to specify the location and file name of the
587 payload image later.
588
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000589config PAYLOAD_SEABIOS
590 bool "SeaBIOS"
591 depends on ARCH_X86
592 help
593 Select this option if you want to build a coreboot image
594 with a SeaBIOS payload. If you don't know what this is
595 about, just leave it enabled.
596
597 See http://coreboot.org/Payloads for more information.
598
Stefan Reinauere50952f2011-04-15 03:34:05 +0000599config PAYLOAD_FILO
600 bool "FILO"
601 help
602 Select this option if you want to build a coreboot image
603 with a FILO payload. If you don't know what this is
604 about, just leave it enabled.
605
606 See http://coreboot.org/Payloads for more information.
607
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100608config PAYLOAD_GRUB2
609 bool "GRUB2"
610 help
611 Select this option if you want to build a coreboot image
612 with a GRUB2 payload. If you don't know what this is
613 about, just leave it enabled.
614
615 See http://coreboot.org/Payloads for more information.
616
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800617config PAYLOAD_TIANOCORE
618 bool "Tiano Core"
619 help
620 Select this option if you want to build a coreboot image
621 with a Tiano Core payload. If you don't know what this is
622 about, just leave it enabled.
623
624 See http://coreboot.org/Payloads for more information.
625
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000626endchoice
627
628choice
629 prompt "SeaBIOS version"
630 default SEABIOS_STABLE
631 depends on PAYLOAD_SEABIOS
632
633config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000634 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000635 help
636 Stable SeaBIOS version
637config SEABIOS_MASTER
638 bool "master"
639 help
640 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200641
Patrick Georgi0588d192009-08-12 15:00:51 +0000642endchoice
643
Peter Stugef0408582013-07-09 19:43:09 +0200644config SEABIOS_PS2_TIMEOUT
645 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200646 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200647 depends on EXPERT
648 int
649 help
650 Some PS/2 keyboard controllers don't respond to commands immediately
651 after powering on. This specifies how long SeaBIOS will wait for the
652 keyboard controller to become ready before giving up.
653
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000654config SEABIOS_THREAD_OPTIONROMS
655 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
656 default n
657 bool
658 help
659 Allow hardware init to run in parallel with optionrom execution.
660
661 This can reduce boot time, but can cause some timing
662 variations during option ROM code execution. It is not
663 known if all option ROMs will behave properly with this option.
664
Martin Roth4d7d25f2014-07-25 14:39:05 -0600665config SEABIOS_MALLOC_UPPERMEMORY
666 bool
667 default y
668 depends on PAYLOAD_SEABIOS
669 help
670 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
671 "low memory" allocations. If this is not selected, the memory is
672 instead allocated from the "9-segment" (0x90000-0xa0000).
673 This is not typically needed, but may be required on some platforms
674 to allow USB and SATA buffers to be written correctly by the
675 hardware. In general, if this is desired, the option will be
676 set to 'N' by the chipset Kconfig.
677
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000678config SEABIOS_VGA_COREBOOT
679 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
680 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600681 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000682 bool
683 help
684 Coreboot can initialize the GPU of some mainboards.
685
686 After initializing the GPU, the information about it can be passed to the payload.
687 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
688
Stefan Reinauere50952f2011-04-15 03:34:05 +0000689choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100690 prompt "GRUB2 version"
691 default GRUB2_MASTER
692 depends on PAYLOAD_GRUB2
693
694config GRUB2_MASTER
695 bool "HEAD"
696 help
697 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200698
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100699endchoice
700
701choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000702 prompt "FILO version"
703 default FILO_STABLE
704 depends on PAYLOAD_FILO
705
706config FILO_STABLE
707 bool "0.6.0"
708 help
709 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200710
Stefan Reinauere50952f2011-04-15 03:34:05 +0000711config FILO_MASTER
712 bool "HEAD"
713 help
714 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200715
Stefan Reinauere50952f2011-04-15 03:34:05 +0000716endchoice
717
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000718config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000719 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000720 depends on PAYLOAD_ELF
721 default "payload.elf"
722 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000723 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000724
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000725config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200726 string "Linux path and filename"
727 depends on PAYLOAD_LINUX
728 default "bzImage"
729 help
730 The path and filename of the bzImage kernel to use as payload.
731
732config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000733 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200734 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000735
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000736config PAYLOAD_VGABIOS_FILE
737 string
738 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
739 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
740
Stefan Reinauere50952f2011-04-15 03:34:05 +0000741config PAYLOAD_FILE
742 depends on PAYLOAD_FILO
743 default "payloads/external/FILO/filo/build/filo.elf"
744
Stefan Reinauer275fb632013-02-05 13:58:29 -0800745config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100746 depends on PAYLOAD_GRUB2
747 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
748
749config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800750 string "Tianocore firmware volume"
751 depends on PAYLOAD_TIANOCORE
752 default "COREBOOT.fd"
753 help
754 The result of a corebootPkg build
755
Uwe Hermann168b11b2009-10-07 16:15:40 +0000756# TODO: Defined if no payload? Breaks build?
757config COMPRESSED_PAYLOAD_LZMA
758 bool "Use LZMA compression for payloads"
759 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100760 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000761 help
762 In order to reduce the size payloads take up in the ROM chip
763 coreboot can compress them using the LZMA algorithm.
764
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200765config LINUX_COMMAND_LINE
766 string "Linux command line"
767 depends on PAYLOAD_LINUX
768 default ""
769 help
770 A command line to add to the Linux kernel.
771
772config LINUX_INITRD
773 string "Linux initrd"
774 depends on PAYLOAD_LINUX
775 default ""
776 help
777 An initrd image to add to the Linux kernel.
778
Peter Stugea758ca22009-09-17 16:21:31 +0000779endmenu
780
Uwe Hermann168b11b2009-10-07 16:15:40 +0000781menu "Debugging"
782
783# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000784config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000785 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200786 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000787 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000788 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000789 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000790
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200791config GDB_WAIT
792 bool "Wait for a GDB connection"
793 default n
794 depends on GDB_STUB
795 help
796 If enabled, coreboot will wait for a GDB connection.
797
Stefan Reinauerfe422182012-05-02 16:33:18 -0700798config DEBUG_CBFS
799 bool "Output verbose CBFS debug messages"
800 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700801 help
802 This option enables additional CBFS related debug messages.
803
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000804config HAVE_DEBUG_RAM_SETUP
805 def_bool n
806
Uwe Hermann01ce6012010-03-05 10:03:50 +0000807config DEBUG_RAM_SETUP
808 bool "Output verbose RAM init debug messages"
809 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000810 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000811 help
812 This option enables additional RAM init related debug messages.
813 It is recommended to enable this when debugging issues on your
814 board which might be RAM init related.
815
816 Note: This option will increase the size of the coreboot image.
817
818 If unsure, say N.
819
Patrick Georgie82618d2010-10-01 14:50:12 +0000820config HAVE_DEBUG_CAR
821 def_bool n
822
Peter Stuge5015f792010-11-10 02:00:32 +0000823config DEBUG_CAR
824 def_bool n
825 depends on HAVE_DEBUG_CAR
826
827if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000828# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
829# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000830config DEBUG_CAR
831 bool "Output verbose Cache-as-RAM debug messages"
832 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000833 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000834 help
835 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000836endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000837
Myles Watson80e914ff2010-06-01 19:25:31 +0000838config DEBUG_PIRQ
839 bool "Check PIRQ table consistency"
840 default n
841 depends on GENERATE_PIRQ_TABLE
842 help
843 If unsure, say N.
844
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000845config HAVE_DEBUG_SMBUS
846 def_bool n
847
Uwe Hermann01ce6012010-03-05 10:03:50 +0000848config DEBUG_SMBUS
849 bool "Output verbose SMBus debug messages"
850 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000851 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000852 help
853 This option enables additional SMBus (and SPD) debug messages.
854
855 Note: This option will increase the size of the coreboot image.
856
857 If unsure, say N.
858
859config DEBUG_SMI
860 bool "Output verbose SMI debug messages"
861 default n
862 depends on HAVE_SMI_HANDLER
863 help
864 This option enables additional SMI related debug messages.
865
866 Note: This option will increase the size of the coreboot image.
867
868 If unsure, say N.
869
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000870config DEBUG_SMM_RELOCATION
871 bool "Debug SMM relocation code"
872 default n
873 depends on HAVE_SMI_HANDLER
874 help
875 This option enables additional SMM handler relocation related
876 debug messages.
877
878 Note: This option will increase the size of the coreboot image.
879
880 If unsure, say N.
881
Uwe Hermanna953f372010-11-10 00:14:32 +0000882# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
883# printk(BIOS_DEBUG, ...) calls.
884config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800885 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
886 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000887 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000888 help
889 This option enables additional malloc related debug messages.
890
891 Note: This option will increase the size of the coreboot image.
892
893 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300894
895# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
896# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300897config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800898 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
899 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300900 default n
901 help
902 This option enables additional ACPI related debug messages.
903
904 Note: This option will slightly increase the size of the coreboot image.
905
906 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300907
Uwe Hermanna953f372010-11-10 00:14:32 +0000908# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
909# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000910config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800911 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
912 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000913 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000914 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000915 help
916 This option enables additional x86emu related debug messages.
917
918 Note: This option will increase the time to emulate a ROM.
919
920 If unsure, say N.
921
Uwe Hermann01ce6012010-03-05 10:03:50 +0000922config X86EMU_DEBUG
923 bool "Output verbose x86emu debug messages"
924 default n
925 depends on PCI_OPTION_ROM_RUN_YABEL
926 help
927 This option enables additional x86emu related debug messages.
928
929 Note: This option will increase the size of the coreboot image.
930
931 If unsure, say N.
932
933config X86EMU_DEBUG_JMP
934 bool "Trace JMP/RETF"
935 default n
936 depends on X86EMU_DEBUG
937 help
938 Print information about JMP and RETF opcodes from x86emu.
939
940 Note: This option will increase the size of the coreboot image.
941
942 If unsure, say N.
943
944config X86EMU_DEBUG_TRACE
945 bool "Trace all opcodes"
946 default n
947 depends on X86EMU_DEBUG
948 help
949 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000950
Uwe Hermann01ce6012010-03-05 10:03:50 +0000951 WARNING: This will produce a LOT of output and take a long time.
952
953 Note: This option will increase the size of the coreboot image.
954
955 If unsure, say N.
956
957config X86EMU_DEBUG_PNP
958 bool "Log Plug&Play accesses"
959 default n
960 depends on X86EMU_DEBUG
961 help
962 Print Plug And Play accesses made by option ROMs.
963
964 Note: This option will increase the size of the coreboot image.
965
966 If unsure, say N.
967
968config X86EMU_DEBUG_DISK
969 bool "Log Disk I/O"
970 default n
971 depends on X86EMU_DEBUG
972 help
973 Print Disk I/O related messages.
974
975 Note: This option will increase the size of the coreboot image.
976
977 If unsure, say N.
978
979config X86EMU_DEBUG_PMM
980 bool "Log PMM"
981 default n
982 depends on X86EMU_DEBUG
983 help
984 Print messages related to POST Memory Manager (PMM).
985
986 Note: This option will increase the size of the coreboot image.
987
988 If unsure, say N.
989
990
991config X86EMU_DEBUG_VBE
992 bool "Debug VESA BIOS Extensions"
993 default n
994 depends on X86EMU_DEBUG
995 help
996 Print messages related to VESA BIOS Extension (VBE) functions.
997
998 Note: This option will increase the size of the coreboot image.
999
1000 If unsure, say N.
1001
1002config X86EMU_DEBUG_INT10
1003 bool "Redirect INT10 output to console"
1004 default n
1005 depends on X86EMU_DEBUG
1006 help
1007 Let INT10 (i.e. character output) calls print messages to debug output.
1008
1009 Note: This option will increase the size of the coreboot image.
1010
1011 If unsure, say N.
1012
1013config X86EMU_DEBUG_INTERRUPTS
1014 bool "Log intXX calls"
1015 default n
1016 depends on X86EMU_DEBUG
1017 help
1018 Print messages related to interrupt handling.
1019
1020 Note: This option will increase the size of the coreboot image.
1021
1022 If unsure, say N.
1023
1024config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1025 bool "Log special memory accesses"
1026 default n
1027 depends on X86EMU_DEBUG
1028 help
1029 Print messages related to accesses to certain areas of the virtual
1030 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1031
1032 Note: This option will increase the size of the coreboot image.
1033
1034 If unsure, say N.
1035
1036config X86EMU_DEBUG_MEM
1037 bool "Log all memory accesses"
1038 default n
1039 depends on X86EMU_DEBUG
1040 help
1041 Print memory accesses made by option ROM.
1042 Note: This also includes accesses to fetch instructions.
1043
1044 Note: This option will increase the size of the coreboot image.
1045
1046 If unsure, say N.
1047
1048config X86EMU_DEBUG_IO
1049 bool "Log IO accesses"
1050 default n
1051 depends on X86EMU_DEBUG
1052 help
1053 Print I/O accesses made by option ROM.
1054
1055 Note: This option will increase the size of the coreboot image.
1056
1057 If unsure, say N.
1058
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001059config X86EMU_DEBUG_TIMINGS
1060 bool "Output timing information"
1061 default n
1062 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1063 help
1064 Print timing information needed by i915tool.
1065
1066 If unsure, say N.
1067
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001068config DEBUG_TPM
1069 bool "Output verbose TPM debug messages"
1070 default n
1071 depends on TPM
1072 help
1073 This option enables additional TPM related debug messages.
1074
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001075config DEBUG_SPI_FLASH
1076 bool "Output verbose SPI flash debug messages"
1077 default n
1078 depends on SPI_FLASH
1079 help
1080 This option enables additional SPI flash related debug messages.
1081
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001082config DEBUG_USBDEBUG
1083 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1084 default n
1085 depends on USBDEBUG
1086 help
1087 This option enables additional USB 2.0 debug dongle related messages.
1088
1089 Select this to debug the connection of usbdebug dongle. Note that
1090 you need some other working console to receive the messages.
1091
Stefan Reinauer8e073822012-04-04 00:07:22 +02001092if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1093# Only visible with the right southbridge and loglevel.
1094config DEBUG_INTEL_ME
1095 bool "Verbose logging for Intel Management Engine"
1096 default n
1097 help
1098 Enable verbose logging for Intel Management Engine driver that
1099 is present on Intel 6-series chipsets.
1100endif
1101
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001102config TRACE
1103 bool "Trace function calls"
1104 default n
1105 help
1106 If enabled, every function will print information to console once
1107 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1108 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1109 of calling function. Please note some printk releated functions
1110 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001111
1112config DEBUG_COVERAGE
1113 bool "Debug code coverage"
1114 default n
1115 depends on COVERAGE
1116 help
1117 If enabled, the code coverage hooks in coreboot will output some
1118 information about the coverage data that is dumped.
1119
Uwe Hermann168b11b2009-10-07 16:15:40 +00001120endmenu
1121
Myles Watsond73c1b52009-10-26 15:14:07 +00001122# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001123config ENABLE_APIC_EXT_ID
1124 bool
1125 default n
Myles Watson2e672732009-11-12 16:38:03 +00001126
1127config WARNINGS_ARE_ERRORS
1128 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001129 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001130
Peter Stuge51eafde2010-10-13 06:23:02 +00001131# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1132# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1133# mutually exclusive. One of these options must be selected in the
1134# mainboard Kconfig if the chipset supports enabling and disabling of
1135# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1136# in mainboard/Kconfig to know if the button should be enabled or not.
1137
1138config POWER_BUTTON_DEFAULT_ENABLE
1139 def_bool n
1140 help
1141 Select when the board has a power button which can optionally be
1142 disabled by the user.
1143
1144config POWER_BUTTON_DEFAULT_DISABLE
1145 def_bool n
1146 help
1147 Select when the board has a power button which can optionally be
1148 enabled by the user, e.g. when the board ships with a jumper over
1149 the power switch contacts.
1150
1151config POWER_BUTTON_FORCE_ENABLE
1152 def_bool n
1153 help
1154 Select when the board requires that the power button is always
1155 enabled.
1156
1157config POWER_BUTTON_FORCE_DISABLE
1158 def_bool n
1159 help
1160 Select when the board requires that the power button is always
1161 disabled, e.g. when it has been hardwired to ground.
1162
1163config POWER_BUTTON_IS_OPTIONAL
1164 bool
1165 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1166 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1167 help
1168 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001169
1170config REG_SCRIPT
1171 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001172 default n
1173 help
1174 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001175
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001176config MAX_REBOOT_CNT
1177 int
1178 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001179 help
1180 Internal option that sets the maximum number of bootblock executions allowed
1181 with the normal image enabled before assuming the normal image is defective
1182 and switching to the fallback image.