blob: 4b960c1d22408212f65e32a9e6089576df262def [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
Angel Ponsa25eaff2020-09-23 15:37:15 +02003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +02004 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +05305 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +05306 select CACHE_MRC_SETTINGS
7 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +05308 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +02009 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020010 select CPU_SUPPORTS_PM_TIMER_EMULATION
Matt DeVillierdecbf7b2023-01-18 18:58:38 -060011 select DEFAULT_SOFTWARE_CONNECTION_MANAGER if MAINBOARD_HAS_CHROMEOS
Subrata Banik34f26b22022-02-10 12:38:02 +053012 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080013 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010014 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banik2871e0e2020-09-27 11:30:58 +053015 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053016 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053017 select FSP_M_XIP
Subrata Banik65b64b32023-04-26 16:36:05 +053018 select FSP_MULTIPHASE_SI_INIT_RETURN_BROKEN
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053019 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053020 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053021 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053022 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000023 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053024 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010025 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053026 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053028 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053029 select INTEL_GMA_ACPI
30 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053031 select INTEL_GMA_OPREGION_2_1
Subrata Banik913ea972023-09-20 19:28:41 +000032 select INTEL_GMA_VERSION_2
Subrata Banikc8b840f2022-12-31 14:47:55 +053033 select INTEL_TXT_LIB
Subrata Banika2473192023-02-22 13:03:04 +000034 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053035 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053036 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020037 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053038 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053039 select SOC_INTEL_COMMON
Zhixing Ma30e8fc12022-09-30 14:18:13 -070040 select CPU_INTEL_COMMON_VOLTAGE
Subrata Banik08089922020-10-03 13:02:06 +053041 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lean Sheng Tance68d682023-03-15 15:32:01 +010042 select SOC_INTEL_COMMON_BASECODE
43 select SOC_INTEL_COMMON_BASECODE_RAMTOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053045 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053046 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053047 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060049 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060050 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
51 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053052 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053053 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053054 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053055 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010057 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select SOC_INTEL_COMMON_BLOCK_DTT
59 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000060 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053061 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053062 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053063 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053064 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +020065 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060066 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlot930fded2023-02-24 05:09:04 +000067 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_16
Furquan Shaikha1c247b2020-12-31 22:50:14 -080068 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Michał Żygowskice14b612022-10-28 15:53:23 +020069 select SOC_INTEL_COMMON_BLOCK_OC_WDT
Rizwan Qureshi307be992021-04-08 20:35:29 +053070 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070071 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053072 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053073 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053074 select SOC_INTEL_COMMON_BLOCK_SMM
75 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +053076 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Michał Żygowski5f05ee22023-01-18 12:18:00 +010077 select SOC_INTEL_COMMON_BLOCK_VTD
Tim Wawrzynczak242da792020-11-10 10:13:54 -070078 select SOC_INTEL_COMMON_BLOCK_XHCI
79 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053080 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020081 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053082 select SOC_INTEL_COMMON_RESET
Jeremy Compostellac49efa32023-03-13 10:55:21 -070083 select SOC_INTEL_CSE_SEND_EOP_LATE if !BOARD_GOOGLE_BRYA_COMMON
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060084 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053085 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +053086 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053087 select SSE2
88 select SUPPORT_CPU_UCODE_IN_CBFS
89 select TSC_MONOTONIC_TIMER
90 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053091 select UDK_202005_BINDING
Michał Żygowski9b0f1692022-05-05 13:21:01 +020092 select VBOOT_LIB
Lean Sheng Tan86152452023-03-13 14:51:10 +010093 select X86_CLFLUSH_CAR
Elyes Haouasfefb8be2023-08-03 20:46:31 +020094 help
95 Intel Alderlake support. Mainboards should specify the PCH
96 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
97 of selecting this option directly.
98
99config SOC_INTEL_RAPTORLAKE
100 bool
101 select X86_INIT_NEED_1_SIPI
102 help
103 Intel Raptorlake support. Mainboards using RPL should select
104 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
105
106config SOC_INTEL_ALDERLAKE_PCH_M
107 bool
108 select SOC_INTEL_ALDERLAKE
109 help
110 Choose this option if your mainboard has a PCH-M chipset.
111
112config SOC_INTEL_ALDERLAKE_PCH_N
113 bool
Felix Singer1e889d82023-06-03 06:25:57 +0200114 select HAVE_INTEL_FSP_REPO
Elyes Haouasfefb8be2023-08-03 20:46:31 +0200115 select SOC_INTEL_ALDERLAKE
Elyes Haouasfefb8be2023-08-03 20:46:31 +0200116 help
117 Choose this option if your mainboard has a PCH-N chipset.
118
119config SOC_INTEL_ALDERLAKE_PCH_P
120 bool
121 select SOC_INTEL_ALDERLAKE
122 select HAVE_INTEL_FSP_REPO
123 select PLATFORM_USES_FSP2_3
124 help
125 Choose this option if your mainboard has a PCH-P chipset.
126
127config SOC_INTEL_ALDERLAKE_PCH_S
128 bool
129 select SOC_INTEL_ALDERLAKE
130 select HAVE_INTEL_FSP_REPO if !SOC_INTEL_RAPTORLAKE_PCH_S || (SOC_INTEL_RAPTORLAKE_PCH_S && FSP_TYPE_IOT)
131 select PLATFORM_USES_FSP2_3
132 help
133 Choose this option if your mainboard has a PCH-S chipset.
134
135config SOC_INTEL_RAPTORLAKE_PCH_S
136 bool
137 select SOC_INTEL_ALDERLAKE_PCH_S
138 select SOC_INTEL_RAPTORLAKE
139 help
140 Choose this option if your mainboard has a Raptor Lake PCH-S chipset.
141
142if SOC_INTEL_ALDERLAKE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530143
Michał Żygowski9df95d92022-04-08 17:02:35 +0200144config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
145 bool
Michał Żygowski9df95d92022-04-08 17:02:35 +0200146 default n if SOC_INTEL_ALDERLAKE_PCH_S
Michał Żygowskieeba3e72023-06-16 11:15:12 +0200147 default y
Michał Żygowski9df95d92022-04-08 17:02:35 +0200148 select SOC_INTEL_COMMON_BLOCK_TCSS
149 select SOC_INTEL_COMMON_BLOCK_USB4
150 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
151 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
152
Reka Normane790f922022-04-06 20:33:54 +1000153config ALDERLAKE_CONFIGURE_DESCRIPTOR
154 bool
155 help
156 Select this if the descriptor needs to be updated at runtime. This
157 can only be done if the descriptor region is writable, and should only
158 be used as a temporary workaround.
159
Subrata Banik095e2a72021-07-05 20:56:15 +0530160config ALDERLAKE_CAR_ENHANCED_NEM
161 bool
162 default y if !INTEL_CAR_NEM
163 select INTEL_CAR_NEM_ENHANCED
164 select CAR_HAS_SF_MASKS
165 select COS_MAPPED_TO_MSB
166 select CAR_HAS_L3_PROTECTED_WAYS
167
Subrata Banik2871e0e2020-09-27 11:30:58 +0530168config MAX_CPUS
169 int
Tim Crawford35860ff2023-03-06 11:28:40 -0700170 default 32 if SOC_INTEL_RAPTORLAKE
Subrata Banik2871e0e2020-09-27 11:30:58 +0530171 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530172
173config DCACHE_RAM_BASE
174 default 0xfef00000
175
176config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530177 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530178 help
179 The size of the cache-as-ram region required during bootblock
180 and/or romstage.
181
182config DCACHE_BSP_STACK_SIZE
183 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530184 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530185 help
186 The amount of anticipated stack usage in CAR by bootblock and
187 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530188 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530189 (~1KiB).
190
191config FSP_TEMP_RAM_SIZE
192 hex
193 default 0x20000
194 help
195 The amount of anticipated heap usage in CAR by FSP.
196 Refer to Platform FSP integration guide document to know
197 the exact FSP requirement for Heap setup.
198
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700199config CHIPSET_DEVICETREE
200 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200201 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700202 default "soc/intel/alderlake/chipset.cb"
203
Subrata Banik683c95e2020-12-19 19:36:45 +0530204config EXT_BIOS_WIN_BASE
205 default 0xf8000000
206
207config EXT_BIOS_WIN_SIZE
208 default 0x2000000
209
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530210config IFD_CHIPSET
211 string
212 default "adl"
213
214config IED_REGION_SIZE
215 hex
216 default 0x400000
217
Jeremy Compostella9df11972022-12-02 10:59:49 -0700218config GFX_GMA_DEFAULT_MMIO
Jeremy Compostella0ad40032023-01-30 14:18:21 -0700219 default 0xaf000000 if MAINBOARD_HAS_EARLY_LIBGFXINIT
Jeremy Compostella9df11972022-12-02 10:59:49 -0700220
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700221# Intel recommends reserving the following resources per PCIe TBT root port,
222# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
223# - 42 buses
224# - 194 MiB Non-prefetchable memory
225# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700226if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700227
228config PCIEXP_HOTPLUG_BUSES
229 int
230 default 42
231
232config PCIEXP_HOTPLUG_MEM
233 hex
234 default 0xc200000
235
236config PCIEXP_HOTPLUG_PREFETCH_MEM
237 hex
238 default 0x1c000000
239
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700240endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700241
Subrata Banik85144d92021-01-09 16:17:45 +0530242config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530243 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530244 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530245 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100246 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200247 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530248
Subrata Banik85144d92021-01-09 16:17:45 +0530249config MAX_CPU_ROOT_PORTS
250 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530251 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530252 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200253 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530254
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530255config MAX_TBT_ROOT_PORTS
256 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200257 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530258 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
259 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
260
Subrata Banik85144d92021-01-09 16:17:45 +0530261config MAX_ROOT_PORTS
262 int
263 default MAX_PCH_ROOT_PORTS
264
Subrata Banikcffc9382021-01-29 18:41:35 +0530265config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530266 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530267 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530268 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Cliff Huang0d590b72022-04-28 18:20:27 -0700269 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Angel Pons122e1df2022-12-09 12:32:12 +0100270 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700271 help
272 With external clock buffer, Alderlake-P can support up to three additional source clocks.
273 This is done by setting the corresponding GPIO pin(s) to native function to use as
274 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
275 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530276
277config MAX_PCIE_CLOCK_REQ
278 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100279 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530280 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100281 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200282 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530283
284config SMM_TSEG_SIZE
285 hex
286 default 0x800000
287
288config SMM_RESERVED_SIZE
289 hex
290 default 0x200000
291
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530292config PCR_BASE_ADDRESS
293 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200294 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530295 default 0xfd000000
296 help
297 This option allows you to select MMIO Base Address of sideband bus.
298
Shelley Chen4e9bb332021-10-20 15:43:45 -0700299config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530300 default 0xc0000000
301
302config CPU_BCLK_MHZ
303 int
304 default 100
305
Sridhar Siricillad9c82692023-01-05 17:08:17 +0530306config SOC_INTEL_PERFORMANCE_CORE_SCALE_FACTOR
307 int
308 default 127
309
310config SOC_INTEL_EFFICIENT_CORE_SCALE_FACTOR
311 int
312 default 100
313
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530314config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
315 int
316 default 120
317
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200318config CPU_XTAL_HZ
319 default 38400000
320
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530321config SOC_INTEL_UFS_CLK_FREQ_HZ
322 int
323 default 19200000
324
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530325config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
326 int
327 default 133
328
329config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
330 int
331 default 7
332
333config SOC_INTEL_I2C_DEV_MAX
334 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530335 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530336
Lean Sheng Tan1ec8f972022-09-07 16:07:33 +0200337config ENABLE_SATA_TEST_MODE
338 bool "Enable test mode for SATA margining"
339 default n
340 help
341 Enable SATA test mode in FSP-S.
342
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530343config SOC_INTEL_UART_DEV_MAX
344 int
345 default 7
346
347config CONSOLE_UART_BASE_ADDRESS
348 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800349 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530350 depends on INTEL_LPSS_UART_FOR_CONSOLE
351
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530352config VBT_DATA_SIZE_KB
353 int
354 default 9
355
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530356# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200357# Baudrate = (UART source clock * M) /(N *16)
Wonkyu Kim60d9b892022-10-10 23:01:38 -0700358# ADL UART source clock: 100MHz
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530359config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
360 hex
361 default 0x25a
362
363config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
364 hex
365 default 0x7fff
366
Subrata Banik292afef2020-09-09 13:34:18 +0530367config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530368 select VBOOT_MUST_REQUEST_DISPLAY
369 select VBOOT_STARTS_IN_BOOTBLOCK
370 select VBOOT_VBNV_CMOS
371 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530372 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530373
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530374# Default hash block size is 1KiB. Increasing it to 4KiB to improve
375# hashing time as well as read time. This helps in improving
376# boot time for Alder Lake.
377config VBOOT_HASH_BLOCK_SIZE
378 hex
379 default 0x1000
380
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530381config CBFS_SIZE
Felix Singerd486fc32023-07-03 11:13:19 +0000382 default 0x400000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530383
384config PRERAM_CBMEM_CONSOLE_SIZE
385 hex
Tarun Tuli2b038942023-01-24 13:50:17 +0000386 default 0x4000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530387
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000388config CONSOLE_CBMEM_BUFFER_SIZE
389 hex
Subrata Banik52595682023-07-17 13:05:37 +0530390 default 0x100000 if BUILDING_WITH_DEBUG_FSP
Tarun Tulidf74d9b2023-01-24 13:28:06 +0000391 default 0x40000
392
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200393config FSP_TYPE_IOT
394 bool
395 default n
396 help
397 This option allows to select FSP IOT type from 3rdparty/fsp repo
398
Subrata Banikee735942020-09-07 17:52:23 +0530399config FSP_HEADER_PATH
400 string "Location of FSP headers"
Sean Rhodese3d9b0a2023-08-09 10:58:32 +0100401 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N && !FSP_USE_REPO
402 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/4221.00_google/" if VENDOR_GOOGLE && SOC_INTEL_RAPTORLAKE && !FSP_USE_REPO
403 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/4301.01/" if SOC_INTEL_RAPTORLAKE && !FSP_USE_REPO
Matt DeVilliera9a8e772023-09-29 10:50:04 -0500404 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
405 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && SOC_INTEL_RAPTORLAKE
Michał Żygowskieeba3e72023-06-16 11:15:12 +0200406 default "3rdparty/fsp/RaptorLakeFspBinPkg/IoT/RaptorLakeS/Include/" if SOC_INTEL_RAPTORLAKE_PCH_S && FSP_TYPE_IOT
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200407 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
408 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200409 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
410 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Felix Singer1e889d82023-06-03 06:25:57 +0200411 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeN/Include/" if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski01025d32023-07-12 13:22:09 +0200412 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/" if !FSP_USE_REPO
Subrata Banikee735942020-09-07 17:52:23 +0530413
414config FSP_FD_PATH
415 string
416 depends on FSP_USE_REPO
Michał Żygowskieeba3e72023-06-16 11:15:12 +0200417 default "3rdparty/fsp/RaptorLakeFspBinPkg/IoT/RaptorLakeS/FSP.fd" if SOC_INTEL_RAPTORLAKE_PCH_S && FSP_TYPE_IOT
Matt DeVilliera9a8e772023-09-29 10:50:04 -0500418 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && SOC_INTEL_RAPTORLAKE
419 default "3rdparty/fsp/RaptorLakeFspBinPkg/Client/RaptorLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200420 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
421 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200422 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
423 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Felix Singer1e889d82023-06-03 06:25:57 +0200424 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeN/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik292afef2020-09-09 13:34:18 +0530425
426config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
427 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000428 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530429 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800430 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530431 default 0
432 help
433 This is to control debug interface on SOC.
434 Setting non-zero value will allow to use DBC or DCI to debug SOC.
435 PlatformDebugConsent in FspmUpd.h has the details.
436
437 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800438 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
439 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800440
441config DATA_BUS_WIDTH
442 int
443 default 128
444
445config DIMMS_PER_CHANNEL
446 int
447 default 2
448
449config MRC_CHANNEL_WIDTH
450 int
451 default 16
452
Subrata Banika00db942022-10-12 14:24:41 +0530453config ALDERLAKE_ENABLE_SOC_WORKAROUND
454 bool
455 default y
Meera Ravindranath9e4488a2022-10-10 10:48:18 +0530456 select SOC_INTEL_UFS_LTR_DISQUALIFY
Subrata Banika00db942022-10-12 14:24:41 +0530457 select SOC_INTEL_UFS_OCP_TIMER_DISABLE
458 help
459 Selects the workarounds applicable for Alder Lake SoC.
460
Subrata Banik76d49a72023-01-16 16:33:18 +0530461config USE_UNIFIED_AP_FIRMWARE_FOR_UFS_AND_NON_UFS
462 bool
463 help
464 Alder Lake SoC based OEM board design with UFS and non-UFS planned to use an
465 unified AP firmware which demanded to have a unified descriptor. It means UFS
466 controller needs to default fuse enabled to let UFS SKU to boot.
467
468 On such design with non-UFS SKU is exhibiting S0ix failure due to UFS remain
469 enabled in the strap although FSP-S is making the UFS controller function
470 disabled. The potential root cause of this behaviour is although the UFS
471 controller is function disabled but MPHY clock is still in active state.
472
473 A possible solution to this problem is to issue a warm reboot (if boot path is
474 S5->S0 or G3->S0) after disabling the UFS and let PMC to read the function
475 disable state of the UFS for disabling the MPHY clock.
476
477 Mainboard users with such board design where OEM would like to use an unified AP
478 firmware to support both UFS and non-UFS sku booting might need to choose this
479 config to allow disabling UFS while booting on the non-UFS SKU.
480 Note: selection of this config would introduce an additional warm reset in
481 cold-reset scenarios due to function disabling of the UFS controller.
482
Furquan Shaikhf888c682021-10-05 21:37:33 -0700483if STITCH_ME_BIN
484
485config CSE_BPDT_VERSION
486 default "1.7"
487
488endif
489
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530490config SI_DESC_REGION
491 string "Descriptor Region name"
492 default "SI_DESC"
493 help
494 Name of Descriptor Region in the FMAP
495
496config SI_DESC_REGION_SZ
497 int
498 default 4096
499 help
500 Size of Descriptor Region in the FMAP
501
Kangheui Won96787222022-06-28 15:52:43 +1000502config BUILDING_WITH_DEBUG_FSP
503 bool "Debug FSP is used for the build"
504 default n
505 help
506 Set this option if debug build of FSP is used.
507
Tim Crawfordc6529c72022-11-01 11:42:28 -0600508config INTEL_GMA_BCLV_OFFSET
509 default 0xc8258
510
511config INTEL_GMA_BCLV_WIDTH
512 default 32
513
514config INTEL_GMA_BCLM_OFFSET
515 default 0xc8254
516
517config INTEL_GMA_BCLM_WIDTH
518 default 32
519
Kapil Porwal23ef60d2023-01-16 16:07:48 +0000520config FSP_PUBLISH_MBP_HOB
521 bool
522 default n if CHROMEOS && (SOC_INTEL_RAPTORLAKE || SOC_INTEL_ALDERLAKE_PCH_N)
523 default y
524 help
525 This is to control creation of ME_BIOS_PAYLOAD_HOB (MBP HOB) by FSP.
526 Disabling it for the platforms, which do not use MBP HOB, can improve the boot time.
527
528 Note: It cannot be disabled for ADL-P based platforms because ADL-P FSP relies on
529 MBP HOB for ChipsetInit version for ChipsetInit sync. As ChipsetInit sync doesn't
530 occur if no MBP HOB, so it results S0ix issue. This limitation is addressed in the
531 later platforms so creation of MBP HOB can be skipped for ADL-N and RPL based
532 platforms.
533
Michał Żygowski95be0122022-10-29 21:32:54 +0200534config INCLUDE_HSPHY_IN_FMAP
535 bool "Include PCIe 5.0 HSPHY firmware in flash"
536 default n
537 help
538 Set this option to cache the PCIe 5.0 HSPHY firmware after it is
539 fetched from ME during boot. By default coreboot will fetch the
540 HSPHY FW from ME, but if for some reason ME is not enabled or
541 visible, the cached blob will be attempted to initialize the PCIe
542 5.0 root port. Select it if ME is soft disabled or disabled with HAP
543 bit. If possible, the HSPHY FW will be saved to flashmap region if
544 the firmware file is not provided directly in the HSPHY_FW_FILE
545 Kconfig.
546
547config HSPHY_FW_FILE
548 string "HSPHY firmware file path"
549 depends on INCLUDE_HSPHY_IN_FMAP
550 help
551 Path pointing to the PCIe 5.0 HSPHY file. The file can be extracted
552 from full firmware image or ME region using UEFITool. If left empty,
553 HSPHY loading procedure will try to save the firmware to the flashmap
554 region if fetched successfully from ME.
555
556config HSPHY_FW_MAX_SIZE
557 hex
558 default 0x8000
559
Subrata Banik4f7d05d2023-09-26 20:22:42 +0530560config HAVE_BMP_LOGO_COMPRESS_LZMA
561 default n
562
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530563endif