blob: daba05ad14af0334a8c54a0c3a6bd0405ac42898 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070061 You must build the coreboot crosscompiler for the board that you
62 have selected.
63
64 To build all the GCC crosscompilers (takes a LONG time), run:
65 make crossgcc
66
67 For help on individual architectures, run the command:
68 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069
70config COMPILER_GCC
71 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020072 help
73 Use the GNU Compiler Collection (GCC) to build coreboot.
74
75 For details see http://gcc.gnu.org.
76
Patrick Georgi23d89cc2010-03-16 01:17:19 +000077config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070078 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
Martin Rotha5a628e82016-01-19 12:01:09 -070080 Use LLVM/clang to build coreboot. To use this, you must build the
81 coreboot version of the clang compiler. Run the command
82 make clang
83 Note that this option is not currently working correctly and should
84 really only be selected if you're trying to work on getting clang
85 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 help
115 Enable this option if you are working on the flashmap descriptor
116 parser and made changes to fmd_scanner.l or fmd_parser.y.
117
118 Otherwise, say N to use the provided pregenerated scanner/parser.
119
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000120config SCONFIG_GENPARSER
121 bool "Generate SCONFIG parser using flex and bison"
122 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200124 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800125 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128
Joe Korty6d772522010-05-19 18:41:15 +0000129config USE_OPTION_TABLE
130 bool "Use CMOS for configuration values"
131 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600137config STATIC_OPTION_TABLE
138 bool "Load default configuration values into CMOS on each boot"
139 default n
140 depends on USE_OPTION_TABLE
141 help
142 Enable this option to reset "CMOS" NVRAM values to default on
143 every boot. Use this if you want the NVRAM configuration to
144 never be modified from its default values.
145
Julius Wernercdf92ea2014-12-09 12:18:00 -0800146config UNCOMPRESSED_RAMSTAGE
147 bool
148 default n
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800152 default y if !UNCOMPRESSED_RAMSTAGE
153 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
155 Compress ramstage to save memory in the flash image. Note
156 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200157 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000158
Julius Werner09f29212015-09-29 13:51:35 -0700159config COMPRESS_PRERAM_STAGES
160 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700161 depends on !ARCH_X86
162 default y
Julius Werner09f29212015-09-29 13:51:35 -0700163 help
164 Compress romstage and (if it exists) verstage with LZ4 to save flash
165 space and speed up boot, since the time for reading the image from SPI
166 (and in the vboot case verifying it) is usually much greater than the
167 time spent decompressing. Doesn't work for XIP stages (assume all
168 ARCH_X86 for now) for obvious reasons.
169
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200170config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200171 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 help
174 Include the .config file that was used to compile coreboot
175 in the (CBFS) ROM image. This is useful if you want to know which
176 options were used to build a specific coreboot.rom image.
177
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179
180 You can use the following command to easily list the options:
181
182 grep -a CONFIG_ coreboot.rom
183
184 Alternatively, you can also use cbfstool to print the image
185 contents (including the raw 'config' item we're looking for).
186
187 Example:
188
189 $ cbfstool coreboot.rom print
190 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
191 offset 0x0
192 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600193
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Name Offset Type Size
195 cmos_layout.bin 0x0 cmos layout 1159
196 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200197 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200198 fallback/payload 0x80dc0 payload 51526
199 config 0x8d740 raw 3324
200 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200201
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700202config NO_XIP_EARLY_STAGES
203 bool
204 default n if ARCH_X86
205 default y
206 help
Furquan Shaikhd5583a52016-06-01 01:53:18 -0700207 Identify if early stages are eXecute-In-Place(XIP).
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700208
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300209config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200210 def_bool !LATE_CBMEM_INIT
211
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700212config COLLECT_TIMESTAMPS
213 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300214 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700215 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200216 Make coreboot create a table of timer-ID/timer-value pairs to
217 allow measuring time spent at different phases of the boot process.
218
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200219config USE_BLOBS
220 bool "Allow use of binary-only repository"
221 default n
222 help
223 This draws in the blobs repository, which contains binary files that
224 might be required for some chipsets or boards.
225 This flag ensures that a "Free" option remains available for users.
226
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800227config COVERAGE
228 bool "Code coverage support"
229 depends on COMPILER_GCC
230 default n
231 help
232 Add code coverage support for coreboot. This will store code
233 coverage information in CBMEM for extraction from user space.
234 If unsure, say N.
235
Stefan Reinauer58470e32014-10-17 13:08:36 +0200236config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200237 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200238 default n
239 help
240 If RELOCATABLE_MODULES is selected then support is enabled for
241 building relocatable modules in the RAM stage. Those modules can be
242 loaded anywhere and all the relocations are handled automatically.
243
244config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200245 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200246 bool "Build the ramstage to be relocatable in 32-bit address space."
247 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200248 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200249 help
250 The reloctable ramstage support allows for the ramstage to be built
251 as a relocatable module. The stage loader can identify a place
252 out of the OS way so that copying memory is unnecessary during an S3
253 wake. When selecting this option the romstage is responsible for
254 determing a stack location to use for loading the ramstage.
255
256config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
257 depends on RELOCATABLE_RAMSTAGE
258 bool "Cache the relocated ramstage outside of cbmem."
259 default n
260 help
261 The relocated ramstage is saved in an area specified by the
262 by the board and/or chipset.
263
Furquan Shaikh1e162bf2016-05-06 09:20:35 -0700264config NO_STAGE_CACHE
265 bool
266 default n
267 help
268 Do not save any component in stage cache for resume path. On resume,
269 all components would be read back from CBFS again.
270
Julius Werner86fc11d2015-10-09 13:37:58 -0700271# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200272choice
273 prompt "Bootblock behaviour"
274 default BOOTBLOCK_SIMPLE
275
276config BOOTBLOCK_SIMPLE
277 bool "Always load fallback"
278
279config BOOTBLOCK_NORMAL
280 bool "Switch to normal if CMOS says so"
281
282endchoice
283
Julius Werner86fc11d2015-10-09 13:37:58 -0700284# To be selected by arch, SoC or mainboard if it does not want use the normal
285# src/lib/bootblock.c#main() C entry point.
286config BOOTBLOCK_CUSTOM
287 bool
288 default n
289
Stefan Reinauer58470e32014-10-17 13:08:36 +0200290config BOOTBLOCK_SOURCE
291 string
292 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
293 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
294
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700295# To be selected by arch or platform if a C environment is available during the
296# bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
297config C_ENVIRONMENT_BOOTBLOCK
Martin Roth95f33f4e2016-01-21 12:30:52 -0700298 bool
299 default n
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700300
Timothy Pearson44724082015-03-16 11:47:45 -0500301config SKIP_MAX_REBOOT_CNT_CLEAR
302 bool "Do not clear reboot count after successful boot"
303 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600304 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500305 help
306 Do not clear the reboot count immediately after successful boot.
307 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600308 Note that it is the responsibility of the payload to reset the
309 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500310
Stefan Reinauer58470e32014-10-17 13:08:36 +0200311config UPDATE_IMAGE
312 bool "Update existing coreboot.rom image"
313 default n
314 help
315 If this option is enabled, no new coreboot.rom file
316 is created. Instead it is expected that there already
317 is a suitable file for further processing.
318 The bootblock will not be modified.
319
Martin Roth5942e062016-01-20 14:59:21 -0700320 If unsure, select 'N'
321
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700322config GENERIC_GPIO_LIB
323 bool
324 default n
325 help
326 If enabled, compile the generic GPIO library. A "generic" GPIO
327 implies configurability usually found on SoCs, particularly the
328 ability to control internal pull resistors.
329
330config BOARD_ID_AUTO
331 bool
332 default n
333 help
334 Mainboards that can read a board ID from the hardware straps
335 (ie. GPIO) select this configuration option.
336
337config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200338 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700339 default n
340 depends on !BOARD_ID_AUTO
341 help
342 If you want to maintain a board ID, but the hardware does not
343 have straps to automatically determine the ID, you can say Y
344 here and add a file named 'board_id' to CBFS. If you don't know
345 what this is about, say N.
346
347config BOARD_ID_STRING
348 string "Board ID"
349 default "(none)"
350 depends on BOARD_ID_MANUAL
351 help
352 This string is placed in the 'board_id' CBFS file for indicating
353 board type.
354
David Hendricks627b3bd2014-11-03 17:42:09 -0800355config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200356 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800357 default n
358 help
359 If enabled, coreboot discovers RAM configuration (value obtained by
360 reading board straps) and stores it in coreboot table.
361
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400362config BOOTSPLASH_IMAGE
363 bool "Add a bootsplash image"
364 help
365 Select this option if you have a bootsplash image that you would
366 like to add to your ROM.
367
368 This will only add the image to the ROM. To actually run it check
369 options under 'Display' section.
370
371config BOOTSPLASH_FILE
372 string "Bootsplash path and filename"
373 depends on BOOTSPLASH_IMAGE
374 default "bootsplash.jpg"
375 help
376 The path and filename of the file to use as graphical bootsplash
377 screen. The file format has to be jpg.
378
Uwe Hermannc04be932009-10-05 13:55:28 +0000379endmenu
380
Martin Roth026e4dc2015-06-19 23:17:15 -0600381menu "Mainboard"
382
Stefan Reinauera48ca842015-04-04 01:58:28 +0200383source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000384
Martin Roth59ff3402016-02-09 09:06:46 -0700385# defaults for CBFS_SIZE are set at the end of the file.
Martin Roth026e4dc2015-06-19 23:17:15 -0600386config CBFS_SIZE
387 hex "Size of CBFS filesystem in ROM"
Martin Roth026e4dc2015-06-19 23:17:15 -0600388 help
389 This is the part of the ROM actually managed by CBFS, located at the
390 end of the ROM (passed through cbfstool -o) on x86 and at at the start
391 of the ROM (passed through cbfstool -s) everywhere else. It defaults
392 to span the whole ROM on all but Intel systems that use an Intel Firmware
393 Descriptor. It can be overridden to make coreboot live alongside other
394 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
395 binaries.
396
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200397config FMDFILE
398 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100399 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200400 default ""
401 help
402 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
403 but in some cases more complex setups are required.
404 When an fmd is specified, it overrides the default format.
405
Vadim Bendebury26588702016-06-02 20:43:19 -0700406config MAINBOARD_HAS_TPM2
407 bool
408 default n
409 help
410 There is a TPM device installed on the mainboard, and it is
411 compliant with version 2 TCG TPM specification. Could be connected
412 over LPC, SPI or I2C.
413
Martin Rothda1ca202015-12-26 16:51:16 -0700414endmenu
415
Martin Rothb09a5692016-01-24 19:38:33 -0700416# load site-local kconfig to allow user specific defaults and overrides
417source "site-local/Kconfig"
418
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200419config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600420 default n
421 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200422
Werner Zehc0fb3612016-01-14 15:08:36 +0100423config CBFS_AUTOGEN_ATTRIBUTES
424 default n
425 bool
426 help
427 If this option is selected, every file in cbfs which has a constraint
428 regarding position or alignment will get an additional file attribute
429 which describes this constraint.
430
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000431menu "Chipset"
432
Duncan Lauried2119762015-06-08 18:11:56 -0700433comment "SoC"
434source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000435comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200436source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000437comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200438source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000439comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200440source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000441comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200442source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000443comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200444source "src/ec/acpi/Kconfig"
445source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800446# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600447source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000448
Martin Roth59aa2b12015-06-20 16:17:12 -0600449source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600450source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600451
Martin Rothe1523ec2015-06-19 22:30:43 -0600452source "src/arch/*/Kconfig"
453
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000454endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000455
Stefan Reinauera48ca842015-04-04 01:58:28 +0200456source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800457
Rudolf Marekd9c25492010-05-16 15:31:53 +0000458menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200459source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800460source "src/drivers/*/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000461endmenu
462
Martin Roth09210a12016-05-17 11:28:23 -0600463source "src/acpi/Kconfig"
464
Patrick Georgi0770f252015-04-22 13:28:21 +0200465config RTC
466 bool
467 default n
468
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700469config TPM
470 bool
471 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700472 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
473 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700474 help
475 Enable this option to enable TPM support in coreboot.
476
477 If unsure, say N.
478
Vadim Bendebury26588702016-06-02 20:43:19 -0700479config TPM2
480 bool
481 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
482 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
483 help
484 Enable this option to enable TPM2 support in coreboot.
485
486 If unsure, say N.
487
Patrick Georgi0588d192009-08-12 15:00:51 +0000488config HEAP_SIZE
489 hex
Myles Watson04000f42009-10-16 19:12:49 +0000490 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000491
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700492config STACK_SIZE
493 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700494 default 0x1000 if ARCH_X86
495 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700496
Patrick Georgi0588d192009-08-12 15:00:51 +0000497config MAX_CPUS
498 int
499 default 1
500
501config MMCONF_SUPPORT_DEFAULT
502 bool
503 default n
504
505config MMCONF_SUPPORT
506 bool
507 default n
508
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200509config BOOTMODE_STRAPS
510 bool
511 default n
512
Stefan Reinauera48ca842015-04-04 01:58:28 +0200513source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000514
515config HAVE_ACPI_RESUME
516 bool
517 default n
518
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600519config RESUME_PATH_SAME_AS_BOOT
520 bool
521 default y if ARCH_X86
522 depends on HAVE_ACPI_RESUME
523 help
524 This option indicates that when a system resumes it takes the
525 same path as a regular boot. e.g. an x86 system runs from the
526 reset vector at 0xfffffff0 on both resume and warm/cold boot.
527
Patrick Georgi0588d192009-08-12 15:00:51 +0000528config HAVE_HARD_RESET
529 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000530 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000531 help
532 This variable specifies whether a given board has a hard_reset
533 function, no matter if it's provided by board code or chipset code.
534
Timothy Pearson44d53422015-05-18 16:04:10 -0500535config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
536 bool
537 default n
538
Timothy Pearson7b22d842015-08-28 19:52:05 -0500539config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
540 bool
541 default n
542 help
543 This should be enabled on certain plaforms, such as the AMD
544 SR565x, that cannot handle concurrent CBFS accesses from
545 multiple APs during early startup.
546
Timothy Pearsonc764c742015-08-28 20:48:17 -0500547config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
548 bool
549 default n
550
Aaron Durbina4217912013-04-29 22:31:51 -0500551config HAVE_MONOTONIC_TIMER
552 def_bool n
553 help
554 The board/chipset provides a monotonic timer.
555
Aaron Durbine5e36302014-09-25 10:05:15 -0500556config GENERIC_UDELAY
557 def_bool n
558 depends on HAVE_MONOTONIC_TIMER
559 help
560 The board/chipset uses a generic udelay function utilizing the
561 monotonic timer.
562
Aaron Durbin340ca912013-04-30 09:58:12 -0500563config TIMER_QUEUE
564 def_bool n
565 depends on HAVE_MONOTONIC_TIMER
566 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300567 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500568
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500569config COOP_MULTITASKING
570 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500571 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500572 help
573 Cooperative multitasking allows callbacks to be multiplexed on the
574 main thread of ramstage. With this enabled it allows for multiple
575 execution paths to take place when they have udelay() calls within
576 their code.
577
578config NUM_THREADS
579 int
580 default 4
581 depends on COOP_MULTITASKING
582 help
583 How many execution threads to cooperatively multitask with.
584
Patrick Georgi0588d192009-08-12 15:00:51 +0000585config HAVE_OPTION_TABLE
586 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000587 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000588 help
589 This variable specifies whether a given board has a cmos.layout
590 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000591 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000592
Patrick Georgi0588d192009-08-12 15:00:51 +0000593config PIRQ_ROUTE
594 bool
595 default n
596
597config HAVE_SMI_HANDLER
598 bool
599 default n
600
601config PCI_IO_CFG_EXT
602 bool
603 default n
604
605config IOAPIC
606 bool
607 default n
608
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200609config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700610 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200611 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700612
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000613# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000614config VIDEO_MB
615 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000616 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000617
Myles Watson45bb25f2009-09-22 18:49:08 +0000618config USE_WATCHDOG_ON_BOOT
619 bool
620 default n
621
622config VGA
623 bool
624 default n
625 help
626 Build board-specific VGA code.
627
628config GFXUMA
629 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000630 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000631 help
632 Enable Unified Memory Architecture for graphics.
633
Myles Watsonb8e20272009-10-15 13:35:47 +0000634config HAVE_ACPI_TABLES
635 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000636 help
637 This variable specifies whether a given board has ACPI table support.
638 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000639
640config HAVE_MP_TABLE
641 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000642 help
643 This variable specifies whether a given board has MP table support.
644 It is usually set in mainboard/*/Kconfig.
645 Whether or not the MP table is actually generated by coreboot
646 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000647
648config HAVE_PIRQ_TABLE
649 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000650 help
651 This variable specifies whether a given board has PIRQ table support.
652 It is usually set in mainboard/*/Kconfig.
653 Whether or not the PIRQ table is actually generated by coreboot
654 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000655
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500656config MAX_PIRQ_LINKS
657 int
658 default 4
659 help
660 This variable specifies the number of PIRQ interrupt links which are
661 routable. On most chipsets, this is 4, INTA through INTD. Some
662 chipsets offer more than four links, commonly up to INTH. They may
663 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
664 table specifies links greater than 4, pirq_route_irqs will not
665 function properly, unless this variable is correctly set.
666
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200667config COMMON_FADT
668 bool
669 default n
670
Aaron Durbin9420a522015-11-17 16:31:00 -0600671config ACPI_NHLT
672 bool
673 default n
674 help
675 Build support for NHLT (non HD Audio) ACPI table generation.
676
Myles Watsond73c1b52009-10-26 15:14:07 +0000677#These Options are here to avoid "undefined" warnings.
678#The actual selection and help texts are in the following menu.
679
Uwe Hermann168b11b2009-10-07 16:15:40 +0000680menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000681
Myles Watsonb8e20272009-10-15 13:35:47 +0000682config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800683 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
684 bool
685 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000686 help
687 Generate an MP table (conforming to the Intel MultiProcessor
688 specification 1.4) for this board.
689
690 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000691
Myles Watsonb8e20272009-10-15 13:35:47 +0000692config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800693 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
694 bool
695 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000696 help
697 Generate a PIRQ table for this board.
698
699 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000700
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200701config GENERATE_SMBIOS_TABLES
702 depends on ARCH_X86
703 bool "Generate SMBIOS tables"
704 default y
705 help
706 Generate SMBIOS tables for this board.
707
708 If unsure, say Y.
709
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200710config SMBIOS_PROVIDED_BY_MOBO
711 bool
712 default n
713
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200714config MAINBOARD_SERIAL_NUMBER
715 string "SMBIOS Serial Number"
716 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200717 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200718 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600719 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200720 The Serial Number to store in SMBIOS structures.
721
722config MAINBOARD_VERSION
723 string "SMBIOS Version Number"
724 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200725 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200726 default "1.0"
727 help
728 The Version Number to store in SMBIOS structures.
729
730config MAINBOARD_SMBIOS_MANUFACTURER
731 string "SMBIOS Manufacturer"
732 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200733 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200734 default MAINBOARD_VENDOR
735 help
736 Override the default Manufacturer stored in SMBIOS structures.
737
738config MAINBOARD_SMBIOS_PRODUCT_NAME
739 string "SMBIOS Product name"
740 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200741 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200742 default MAINBOARD_PART_NUMBER
743 help
744 Override the default Product name stored in SMBIOS structures.
745
Myles Watson45bb25f2009-09-22 18:49:08 +0000746endmenu
747
Martin Roth21c06502016-02-04 19:52:27 -0700748source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000749
Uwe Hermann168b11b2009-10-07 16:15:40 +0000750menu "Debugging"
751
752# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000753config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000754 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200755 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100756 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000757 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000758 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000759 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000760
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200761config GDB_WAIT
762 bool "Wait for a GDB connection"
763 default n
764 depends on GDB_STUB
765 help
766 If enabled, coreboot will wait for a GDB connection.
767
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800768config FATAL_ASSERTS
769 bool "Halt when hitting a BUG() or assertion error"
770 default n
771 help
772 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
773
Stefan Reinauerfe422182012-05-02 16:33:18 -0700774config DEBUG_CBFS
775 bool "Output verbose CBFS debug messages"
776 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700777 help
778 This option enables additional CBFS related debug messages.
779
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000780config HAVE_DEBUG_RAM_SETUP
781 def_bool n
782
Uwe Hermann01ce6012010-03-05 10:03:50 +0000783config DEBUG_RAM_SETUP
784 bool "Output verbose RAM init debug messages"
785 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000786 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000787 help
788 This option enables additional RAM init related debug messages.
789 It is recommended to enable this when debugging issues on your
790 board which might be RAM init related.
791
792 Note: This option will increase the size of the coreboot image.
793
794 If unsure, say N.
795
Patrick Georgie82618d2010-10-01 14:50:12 +0000796config HAVE_DEBUG_CAR
797 def_bool n
798
Peter Stuge5015f792010-11-10 02:00:32 +0000799config DEBUG_CAR
800 def_bool n
801 depends on HAVE_DEBUG_CAR
802
803if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000804# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
805# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000806config DEBUG_CAR
807 bool "Output verbose Cache-as-RAM debug messages"
808 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000809 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000810 help
811 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000812endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000813
Myles Watson80e914ff2010-06-01 19:25:31 +0000814config DEBUG_PIRQ
815 bool "Check PIRQ table consistency"
816 default n
817 depends on GENERATE_PIRQ_TABLE
818 help
819 If unsure, say N.
820
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000821config HAVE_DEBUG_SMBUS
822 def_bool n
823
Uwe Hermann01ce6012010-03-05 10:03:50 +0000824config DEBUG_SMBUS
825 bool "Output verbose SMBus debug messages"
826 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000827 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000828 help
829 This option enables additional SMBus (and SPD) debug messages.
830
831 Note: This option will increase the size of the coreboot image.
832
833 If unsure, say N.
834
835config DEBUG_SMI
836 bool "Output verbose SMI debug messages"
837 default n
838 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600839 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000840 help
841 This option enables additional SMI related debug messages.
842
843 Note: This option will increase the size of the coreboot image.
844
845 If unsure, say N.
846
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000847config DEBUG_SMM_RELOCATION
848 bool "Debug SMM relocation code"
849 default n
850 depends on HAVE_SMI_HANDLER
851 help
852 This option enables additional SMM handler relocation related
853 debug messages.
854
855 Note: This option will increase the size of the coreboot image.
856
857 If unsure, say N.
858
Uwe Hermanna953f372010-11-10 00:14:32 +0000859# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
860# printk(BIOS_DEBUG, ...) calls.
861config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800862 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
863 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000864 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000865 help
866 This option enables additional malloc related debug messages.
867
868 Note: This option will increase the size of the coreboot image.
869
870 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300871
872# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
873# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300874config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800875 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
876 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300877 default n
878 help
879 This option enables additional ACPI related debug messages.
880
881 Note: This option will slightly increase the size of the coreboot image.
882
883 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300884
Uwe Hermanna953f372010-11-10 00:14:32 +0000885# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
886# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000887config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800888 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
889 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000890 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000891 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000892 help
893 This option enables additional x86emu related debug messages.
894
895 Note: This option will increase the time to emulate a ROM.
896
897 If unsure, say N.
898
Uwe Hermann01ce6012010-03-05 10:03:50 +0000899config X86EMU_DEBUG
900 bool "Output verbose x86emu debug messages"
901 default n
902 depends on PCI_OPTION_ROM_RUN_YABEL
903 help
904 This option enables additional x86emu related debug messages.
905
906 Note: This option will increase the size of the coreboot image.
907
908 If unsure, say N.
909
910config X86EMU_DEBUG_JMP
911 bool "Trace JMP/RETF"
912 default n
913 depends on X86EMU_DEBUG
914 help
915 Print information about JMP and RETF opcodes from x86emu.
916
917 Note: This option will increase the size of the coreboot image.
918
919 If unsure, say N.
920
921config X86EMU_DEBUG_TRACE
922 bool "Trace all opcodes"
923 default n
924 depends on X86EMU_DEBUG
925 help
926 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000927
Uwe Hermann01ce6012010-03-05 10:03:50 +0000928 WARNING: This will produce a LOT of output and take a long time.
929
930 Note: This option will increase the size of the coreboot image.
931
932 If unsure, say N.
933
934config X86EMU_DEBUG_PNP
935 bool "Log Plug&Play accesses"
936 default n
937 depends on X86EMU_DEBUG
938 help
939 Print Plug And Play accesses made by option ROMs.
940
941 Note: This option will increase the size of the coreboot image.
942
943 If unsure, say N.
944
945config X86EMU_DEBUG_DISK
946 bool "Log Disk I/O"
947 default n
948 depends on X86EMU_DEBUG
949 help
950 Print Disk I/O related messages.
951
952 Note: This option will increase the size of the coreboot image.
953
954 If unsure, say N.
955
956config X86EMU_DEBUG_PMM
957 bool "Log PMM"
958 default n
959 depends on X86EMU_DEBUG
960 help
961 Print messages related to POST Memory Manager (PMM).
962
963 Note: This option will increase the size of the coreboot image.
964
965 If unsure, say N.
966
967
968config X86EMU_DEBUG_VBE
969 bool "Debug VESA BIOS Extensions"
970 default n
971 depends on X86EMU_DEBUG
972 help
973 Print messages related to VESA BIOS Extension (VBE) functions.
974
975 Note: This option will increase the size of the coreboot image.
976
977 If unsure, say N.
978
979config X86EMU_DEBUG_INT10
980 bool "Redirect INT10 output to console"
981 default n
982 depends on X86EMU_DEBUG
983 help
984 Let INT10 (i.e. character output) calls print messages to debug output.
985
986 Note: This option will increase the size of the coreboot image.
987
988 If unsure, say N.
989
990config X86EMU_DEBUG_INTERRUPTS
991 bool "Log intXX calls"
992 default n
993 depends on X86EMU_DEBUG
994 help
995 Print messages related to interrupt handling.
996
997 Note: This option will increase the size of the coreboot image.
998
999 If unsure, say N.
1000
1001config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1002 bool "Log special memory accesses"
1003 default n
1004 depends on X86EMU_DEBUG
1005 help
1006 Print messages related to accesses to certain areas of the virtual
1007 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1008
1009 Note: This option will increase the size of the coreboot image.
1010
1011 If unsure, say N.
1012
1013config X86EMU_DEBUG_MEM
1014 bool "Log all memory accesses"
1015 default n
1016 depends on X86EMU_DEBUG
1017 help
1018 Print memory accesses made by option ROM.
1019 Note: This also includes accesses to fetch instructions.
1020
1021 Note: This option will increase the size of the coreboot image.
1022
1023 If unsure, say N.
1024
1025config X86EMU_DEBUG_IO
1026 bool "Log IO accesses"
1027 default n
1028 depends on X86EMU_DEBUG
1029 help
1030 Print I/O accesses made by option ROM.
1031
1032 Note: This option will increase the size of the coreboot image.
1033
1034 If unsure, say N.
1035
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001036config X86EMU_DEBUG_TIMINGS
1037 bool "Output timing information"
1038 default n
1039 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1040 help
1041 Print timing information needed by i915tool.
1042
1043 If unsure, say N.
1044
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001045config DEBUG_TPM
1046 bool "Output verbose TPM debug messages"
1047 default n
Vadim Bendebury26588702016-06-02 20:43:19 -07001048 depends on TPM || TPM2
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001049 help
1050 This option enables additional TPM related debug messages.
1051
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001052config DEBUG_SPI_FLASH
1053 bool "Output verbose SPI flash debug messages"
1054 default n
1055 depends on SPI_FLASH
1056 help
1057 This option enables additional SPI flash related debug messages.
1058
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001059config DEBUG_USBDEBUG
1060 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1061 default n
1062 depends on USBDEBUG
1063 help
1064 This option enables additional USB 2.0 debug dongle related messages.
1065
1066 Select this to debug the connection of usbdebug dongle. Note that
1067 you need some other working console to receive the messages.
1068
Stefan Reinauer8e073822012-04-04 00:07:22 +02001069if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1070# Only visible with the right southbridge and loglevel.
1071config DEBUG_INTEL_ME
1072 bool "Verbose logging for Intel Management Engine"
1073 default n
1074 help
1075 Enable verbose logging for Intel Management Engine driver that
1076 is present on Intel 6-series chipsets.
1077endif
1078
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001079config TRACE
1080 bool "Trace function calls"
1081 default n
1082 help
1083 If enabled, every function will print information to console once
1084 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1085 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001086 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001087 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001088
1089config DEBUG_COVERAGE
1090 bool "Debug code coverage"
1091 default n
1092 depends on COVERAGE
1093 help
1094 If enabled, the code coverage hooks in coreboot will output some
1095 information about the coverage data that is dumped.
1096
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001097config DEBUG_BOOT_STATE
1098 bool "Debug boot state machine"
1099 default n
1100 help
1101 Control debugging of the boot state machine. When selected displays
1102 the state boundaries in ramstage.
1103
Uwe Hermann168b11b2009-10-07 16:15:40 +00001104endmenu
1105
Myles Watsond73c1b52009-10-26 15:14:07 +00001106# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001107config ENABLE_APIC_EXT_ID
1108 bool
1109 default n
Myles Watson2e672732009-11-12 16:38:03 +00001110
1111config WARNINGS_ARE_ERRORS
1112 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001113 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001114
Martin Roth77c67b32015-06-25 09:36:27 -06001115# TODO: Remove this when all platforms are fixed.
1116config IASL_WARNINGS_ARE_ERRORS
1117 def_bool y
1118 help
1119 Select to Fail the build if a IASL generates a warning.
1120 This will be defaulted to disabled for the platforms that
1121 currently fail. This allows the REST of the platforms to
1122 have this check enabled while we're working to get those
1123 boards fixed.
1124
1125 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1126 THE ASL.
1127
Peter Stuge51eafde2010-10-13 06:23:02 +00001128# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1129# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1130# mutually exclusive. One of these options must be selected in the
1131# mainboard Kconfig if the chipset supports enabling and disabling of
1132# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1133# in mainboard/Kconfig to know if the button should be enabled or not.
1134
1135config POWER_BUTTON_DEFAULT_ENABLE
1136 def_bool n
1137 help
1138 Select when the board has a power button which can optionally be
1139 disabled by the user.
1140
1141config POWER_BUTTON_DEFAULT_DISABLE
1142 def_bool n
1143 help
1144 Select when the board has a power button which can optionally be
1145 enabled by the user, e.g. when the board ships with a jumper over
1146 the power switch contacts.
1147
1148config POWER_BUTTON_FORCE_ENABLE
1149 def_bool n
1150 help
1151 Select when the board requires that the power button is always
1152 enabled.
1153
1154config POWER_BUTTON_FORCE_DISABLE
1155 def_bool n
1156 help
1157 Select when the board requires that the power button is always
1158 disabled, e.g. when it has been hardwired to ground.
1159
1160config POWER_BUTTON_IS_OPTIONAL
1161 bool
1162 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1163 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1164 help
1165 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001166
1167config REG_SCRIPT
1168 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001169 default n
1170 help
1171 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001172
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001173config MAX_REBOOT_CNT
1174 int
1175 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001176 help
1177 Internal option that sets the maximum number of bootblock executions allowed
1178 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001179 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001180
1181config CBFS_SIZE
1182 hex
1183 default ROM_SIZE
1184 help
1185 This is the part of the ROM actually managed by CBFS. Set it to be
1186 equal to the full rom size if that hasn't been overridden by the
1187 chipset or mainboard.
Lee Leahy10605352016-02-14 17:01:40 -08001188
Lee Leahyfc3741f2016-05-26 17:12:17 -07001189config CREATE_BOARD_CHECKLIST
1190 bool
1191 default n
1192 help
1193 When selected, creates a webpage showing the implementation status for
1194 the board. Routines highlighted in green are complete, yellow are
1195 optional and red are required and must be implemented. A table is
1196 produced for each stage of the boot process except the bootblock. The
1197 red items may be used as an implementation checklist for the board.
1198
1199config MAKE_CHECKLIST_PUBLIC
1200 bool
1201 default n
1202 help
1203 When selected, build/$(CONFIG_MAINBOARD_PART_NUMBER)_checklist.html
1204 is copied into the Documentation/$(CONFIG_MAINBOARD_VENDOR)/Board
1205 directory.
1206
1207config CHECKLIST_DATA_FILE_LOCATION
1208 string
1209 help
1210 Location of the <stage>_complete.dat and <stage>_optional.dat files
1211 that are consumed during checklist processing. <stage>_complete.dat
1212 contains the symbols that are expected to be in the resulting image.
1213 <stage>_optional.dat is a subset of <stage>_complete.dat and contains
1214 a list of weak symbols which the resulting image may consume. Other
1215 symbols contained only in <stage>_complete.dat will be flagged as
1216 required and not implemented if a weak implementation is found in the
1217 resulting image.