blob: 0649bf74ec7cd621e35946ab821e9454debf978d [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070061 You must build the coreboot crosscompiler for the board that you
62 have selected.
63
64 To build all the GCC crosscompilers (takes a LONG time), run:
65 make crossgcc
66
67 For help on individual architectures, run the command:
68 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069
70config COMPILER_GCC
71 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020072 help
73 Use the GNU Compiler Collection (GCC) to build coreboot.
74
75 For details see http://gcc.gnu.org.
76
Patrick Georgi23d89cc2010-03-16 01:17:19 +000077config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070078 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
Martin Rotha5a628e82016-01-19 12:01:09 -070080 Use LLVM/clang to build coreboot. To use this, you must build the
81 coreboot version of the clang compiler. Run the command
82 make clang
83 Note that this option is not currently working correctly and should
84 really only be selected if you're trying to work on getting clang
85 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 help
115 Enable this option if you are working on the flashmap descriptor
116 parser and made changes to fmd_scanner.l or fmd_parser.y.
117
118 Otherwise, say N to use the provided pregenerated scanner/parser.
119
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000120config SCONFIG_GENPARSER
121 bool "Generate SCONFIG parser using flex and bison"
122 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200124 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800125 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128
Joe Korty6d772522010-05-19 18:41:15 +0000129config USE_OPTION_TABLE
130 bool "Use CMOS for configuration values"
131 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600137config STATIC_OPTION_TABLE
138 bool "Load default configuration values into CMOS on each boot"
139 default n
140 depends on USE_OPTION_TABLE
141 help
142 Enable this option to reset "CMOS" NVRAM values to default on
143 every boot. Use this if you want the NVRAM configuration to
144 never be modified from its default values.
145
Julius Wernercdf92ea2014-12-09 12:18:00 -0800146config UNCOMPRESSED_RAMSTAGE
147 bool
148 default n
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800152 default y if !UNCOMPRESSED_RAMSTAGE
153 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
155 Compress ramstage to save memory in the flash image. Note
156 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200157 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000158
Julius Werner09f29212015-09-29 13:51:35 -0700159config COMPRESS_PRERAM_STAGES
160 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700161 depends on !ARCH_X86
162 default y
Julius Werner09f29212015-09-29 13:51:35 -0700163 help
164 Compress romstage and (if it exists) verstage with LZ4 to save flash
165 space and speed up boot, since the time for reading the image from SPI
166 (and in the vboot case verifying it) is usually much greater than the
167 time spent decompressing. Doesn't work for XIP stages (assume all
168 ARCH_X86 for now) for obvious reasons.
169
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200170config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200171 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 help
174 Include the .config file that was used to compile coreboot
175 in the (CBFS) ROM image. This is useful if you want to know which
176 options were used to build a specific coreboot.rom image.
177
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179
180 You can use the following command to easily list the options:
181
182 grep -a CONFIG_ coreboot.rom
183
184 Alternatively, you can also use cbfstool to print the image
185 contents (including the raw 'config' item we're looking for).
186
187 Example:
188
189 $ cbfstool coreboot.rom print
190 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
191 offset 0x0
192 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600193
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Name Offset Type Size
195 cmos_layout.bin 0x0 cmos layout 1159
196 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200197 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200198 fallback/payload 0x80dc0 payload 51526
199 config 0x8d740 raw 3324
200 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200201
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300202config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200203 def_bool !LATE_CBMEM_INIT
204
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700205config COLLECT_TIMESTAMPS
206 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300207 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700208 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200209 Make coreboot create a table of timer-ID/timer-value pairs to
210 allow measuring time spent at different phases of the boot process.
211
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200212config USE_BLOBS
213 bool "Allow use of binary-only repository"
214 default n
215 help
216 This draws in the blobs repository, which contains binary files that
217 might be required for some chipsets or boards.
218 This flag ensures that a "Free" option remains available for users.
219
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800220config COVERAGE
221 bool "Code coverage support"
222 depends on COMPILER_GCC
223 default n
224 help
225 Add code coverage support for coreboot. This will store code
226 coverage information in CBMEM for extraction from user space.
227 If unsure, say N.
228
Stefan Reinauer58470e32014-10-17 13:08:36 +0200229config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200230 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200231 default n
232 help
233 If RELOCATABLE_MODULES is selected then support is enabled for
234 building relocatable modules in the RAM stage. Those modules can be
235 loaded anywhere and all the relocations are handled automatically.
236
237config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200238 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200239 bool "Build the ramstage to be relocatable in 32-bit address space."
240 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200241 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200242 help
243 The reloctable ramstage support allows for the ramstage to be built
244 as a relocatable module. The stage loader can identify a place
245 out of the OS way so that copying memory is unnecessary during an S3
246 wake. When selecting this option the romstage is responsible for
247 determing a stack location to use for loading the ramstage.
248
249config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
250 depends on RELOCATABLE_RAMSTAGE
251 bool "Cache the relocated ramstage outside of cbmem."
252 default n
253 help
254 The relocated ramstage is saved in an area specified by the
255 by the board and/or chipset.
256
Aaron Durbin0424c952015-03-28 23:56:22 -0500257config FLASHMAP_OFFSET
258 hex "Flash Map Offset"
Vladimir Serbinenko144eea02016-02-10 02:36:04 +0100259 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
260 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
Aaron Durbin0424c952015-03-28 23:56:22 -0500261 default CBFS_SIZE if !ARCH_X86
262 default 0
263 help
264 Offset of flash map in firmware image
265
Julius Werner86fc11d2015-10-09 13:37:58 -0700266# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200267choice
268 prompt "Bootblock behaviour"
269 default BOOTBLOCK_SIMPLE
270
271config BOOTBLOCK_SIMPLE
272 bool "Always load fallback"
273
274config BOOTBLOCK_NORMAL
275 bool "Switch to normal if CMOS says so"
276
277endchoice
278
Julius Werner86fc11d2015-10-09 13:37:58 -0700279# To be selected by arch, SoC or mainboard if it does not want use the normal
280# src/lib/bootblock.c#main() C entry point.
281config BOOTBLOCK_CUSTOM
282 bool
283 default n
284
Stefan Reinauer58470e32014-10-17 13:08:36 +0200285config BOOTBLOCK_SOURCE
286 string
287 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
288 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
289
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700290# To be selected by arch or platform if a C environment is available during the
291# bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
292config C_ENVIRONMENT_BOOTBLOCK
Martin Roth95f33f4e2016-01-21 12:30:52 -0700293 bool
294 default n
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700295
Timothy Pearson44724082015-03-16 11:47:45 -0500296config SKIP_MAX_REBOOT_CNT_CLEAR
297 bool "Do not clear reboot count after successful boot"
298 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600299 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500300 help
301 Do not clear the reboot count immediately after successful boot.
302 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600303 Note that it is the responsibility of the payload to reset the
304 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500305
Stefan Reinauer58470e32014-10-17 13:08:36 +0200306config UPDATE_IMAGE
307 bool "Update existing coreboot.rom image"
308 default n
309 help
310 If this option is enabled, no new coreboot.rom file
311 is created. Instead it is expected that there already
312 is a suitable file for further processing.
313 The bootblock will not be modified.
314
Martin Roth5942e062016-01-20 14:59:21 -0700315 If unsure, select 'N'
316
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700317config GENERIC_GPIO_LIB
318 bool
319 default n
320 help
321 If enabled, compile the generic GPIO library. A "generic" GPIO
322 implies configurability usually found on SoCs, particularly the
323 ability to control internal pull resistors.
324
325config BOARD_ID_AUTO
326 bool
327 default n
328 help
329 Mainboards that can read a board ID from the hardware straps
330 (ie. GPIO) select this configuration option.
331
332config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200333 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700334 default n
335 depends on !BOARD_ID_AUTO
336 help
337 If you want to maintain a board ID, but the hardware does not
338 have straps to automatically determine the ID, you can say Y
339 here and add a file named 'board_id' to CBFS. If you don't know
340 what this is about, say N.
341
342config BOARD_ID_STRING
343 string "Board ID"
344 default "(none)"
345 depends on BOARD_ID_MANUAL
346 help
347 This string is placed in the 'board_id' CBFS file for indicating
348 board type.
349
David Hendricks627b3bd2014-11-03 17:42:09 -0800350config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200351 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800352 default n
353 help
354 If enabled, coreboot discovers RAM configuration (value obtained by
355 reading board straps) and stores it in coreboot table.
356
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400357config BOOTSPLASH_IMAGE
358 bool "Add a bootsplash image"
359 help
360 Select this option if you have a bootsplash image that you would
361 like to add to your ROM.
362
363 This will only add the image to the ROM. To actually run it check
364 options under 'Display' section.
365
366config BOOTSPLASH_FILE
367 string "Bootsplash path and filename"
368 depends on BOOTSPLASH_IMAGE
369 default "bootsplash.jpg"
370 help
371 The path and filename of the file to use as graphical bootsplash
372 screen. The file format has to be jpg.
373
Uwe Hermannc04be932009-10-05 13:55:28 +0000374endmenu
375
Alexander Couzens77103792015-04-16 02:03:26 +0200376source "src/acpi/Kconfig"
377
Martin Roth026e4dc2015-06-19 23:17:15 -0600378menu "Mainboard"
379
Stefan Reinauera48ca842015-04-04 01:58:28 +0200380source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000381
Martin Roth59ff3402016-02-09 09:06:46 -0700382# defaults for CBFS_SIZE are set at the end of the file.
Martin Roth026e4dc2015-06-19 23:17:15 -0600383config CBFS_SIZE
384 hex "Size of CBFS filesystem in ROM"
Martin Roth026e4dc2015-06-19 23:17:15 -0600385 help
386 This is the part of the ROM actually managed by CBFS, located at the
387 end of the ROM (passed through cbfstool -o) on x86 and at at the start
388 of the ROM (passed through cbfstool -s) everywhere else. It defaults
389 to span the whole ROM on all but Intel systems that use an Intel Firmware
390 Descriptor. It can be overridden to make coreboot live alongside other
391 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
392 binaries.
393
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200394config FMDFILE
395 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100396 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200397 default ""
398 help
399 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
400 but in some cases more complex setups are required.
401 When an fmd is specified, it overrides the default format.
402
Martin Rothda1ca202015-12-26 16:51:16 -0700403endmenu
404
Martin Rothb09a5692016-01-24 19:38:33 -0700405# load site-local kconfig to allow user specific defaults and overrides
406source "site-local/Kconfig"
407
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200408config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600409 default n
410 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200411
Werner Zehc0fb3612016-01-14 15:08:36 +0100412config CBFS_AUTOGEN_ATTRIBUTES
413 default n
414 bool
415 help
416 If this option is selected, every file in cbfs which has a constraint
417 regarding position or alignment will get an additional file attribute
418 which describes this constraint.
419
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000420menu "Chipset"
421
Duncan Lauried2119762015-06-08 18:11:56 -0700422comment "SoC"
423source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000424comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200425source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000426comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200427source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000428comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200429source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000430comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200431source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000432comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200433source "src/ec/acpi/Kconfig"
434source "src/ec/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600435source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000436
Martin Roth59aa2b12015-06-20 16:17:12 -0600437source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600438source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600439
Martin Rothe1523ec2015-06-19 22:30:43 -0600440source "src/arch/*/Kconfig"
441
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000442endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000443
Stefan Reinauera48ca842015-04-04 01:58:28 +0200444source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800445
Rudolf Marekd9c25492010-05-16 15:31:53 +0000446menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200447source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000448endmenu
449
Patrick Georgi0770f252015-04-22 13:28:21 +0200450config RTC
451 bool
452 default n
453
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700454config TPM
455 bool
456 default n
457 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700458 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700459 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700460 help
461 Enable this option to enable TPM support in coreboot.
462
463 If unsure, say N.
464
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300465config RAMTOP
466 hex
467 default 0x200000
468 depends on ARCH_X86
469
Patrick Georgi0588d192009-08-12 15:00:51 +0000470config HEAP_SIZE
471 hex
Myles Watson04000f42009-10-16 19:12:49 +0000472 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000473
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700474config STACK_SIZE
475 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700476 default 0x1000 if ARCH_X86
477 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700478
Patrick Georgi0588d192009-08-12 15:00:51 +0000479config MAX_CPUS
480 int
481 default 1
482
483config MMCONF_SUPPORT_DEFAULT
484 bool
485 default n
486
487config MMCONF_SUPPORT
488 bool
489 default n
490
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200491config BOOTMODE_STRAPS
492 bool
493 default n
494
Stefan Reinauera48ca842015-04-04 01:58:28 +0200495source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000496
497config HAVE_ACPI_RESUME
498 bool
499 default n
500
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600501config RESUME_PATH_SAME_AS_BOOT
502 bool
503 default y if ARCH_X86
504 depends on HAVE_ACPI_RESUME
505 help
506 This option indicates that when a system resumes it takes the
507 same path as a regular boot. e.g. an x86 system runs from the
508 reset vector at 0xfffffff0 on both resume and warm/cold boot.
509
Patrick Georgi0588d192009-08-12 15:00:51 +0000510config HAVE_HARD_RESET
511 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000512 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000513 help
514 This variable specifies whether a given board has a hard_reset
515 function, no matter if it's provided by board code or chipset code.
516
Timothy Pearson44d53422015-05-18 16:04:10 -0500517config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
518 bool
519 default n
520
Timothy Pearson7b22d842015-08-28 19:52:05 -0500521config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
522 bool
523 default n
524 help
525 This should be enabled on certain plaforms, such as the AMD
526 SR565x, that cannot handle concurrent CBFS accesses from
527 multiple APs during early startup.
528
Timothy Pearsonc764c742015-08-28 20:48:17 -0500529config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
530 bool
531 default n
532
Aaron Durbina4217912013-04-29 22:31:51 -0500533config HAVE_MONOTONIC_TIMER
534 def_bool n
535 help
536 The board/chipset provides a monotonic timer.
537
Aaron Durbine5e36302014-09-25 10:05:15 -0500538config GENERIC_UDELAY
539 def_bool n
540 depends on HAVE_MONOTONIC_TIMER
541 help
542 The board/chipset uses a generic udelay function utilizing the
543 monotonic timer.
544
Aaron Durbin340ca912013-04-30 09:58:12 -0500545config TIMER_QUEUE
546 def_bool n
547 depends on HAVE_MONOTONIC_TIMER
548 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300549 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500550
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500551config COOP_MULTITASKING
552 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500553 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500554 help
555 Cooperative multitasking allows callbacks to be multiplexed on the
556 main thread of ramstage. With this enabled it allows for multiple
557 execution paths to take place when they have udelay() calls within
558 their code.
559
560config NUM_THREADS
561 int
562 default 4
563 depends on COOP_MULTITASKING
564 help
565 How many execution threads to cooperatively multitask with.
566
Patrick Georgi0588d192009-08-12 15:00:51 +0000567config HAVE_OPTION_TABLE
568 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000569 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000570 help
571 This variable specifies whether a given board has a cmos.layout
572 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000573 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000574
Patrick Georgi0588d192009-08-12 15:00:51 +0000575config PIRQ_ROUTE
576 bool
577 default n
578
579config HAVE_SMI_HANDLER
580 bool
581 default n
582
583config PCI_IO_CFG_EXT
584 bool
585 default n
586
587config IOAPIC
588 bool
589 default n
590
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200591config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700592 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200593 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700594
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000595# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000596config VIDEO_MB
597 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000598 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000599
Myles Watson45bb25f2009-09-22 18:49:08 +0000600config USE_WATCHDOG_ON_BOOT
601 bool
602 default n
603
604config VGA
605 bool
606 default n
607 help
608 Build board-specific VGA code.
609
610config GFXUMA
611 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000612 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000613 help
614 Enable Unified Memory Architecture for graphics.
615
Myles Watsonb8e20272009-10-15 13:35:47 +0000616config HAVE_ACPI_TABLES
617 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000618 help
619 This variable specifies whether a given board has ACPI table support.
620 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000621
622config HAVE_MP_TABLE
623 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000624 help
625 This variable specifies whether a given board has MP table support.
626 It is usually set in mainboard/*/Kconfig.
627 Whether or not the MP table is actually generated by coreboot
628 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000629
630config HAVE_PIRQ_TABLE
631 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000632 help
633 This variable specifies whether a given board has PIRQ table support.
634 It is usually set in mainboard/*/Kconfig.
635 Whether or not the PIRQ table is actually generated by coreboot
636 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000637
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500638config MAX_PIRQ_LINKS
639 int
640 default 4
641 help
642 This variable specifies the number of PIRQ interrupt links which are
643 routable. On most chipsets, this is 4, INTA through INTD. Some
644 chipsets offer more than four links, commonly up to INTH. They may
645 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
646 table specifies links greater than 4, pirq_route_irqs will not
647 function properly, unless this variable is correctly set.
648
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200649config COMMON_FADT
650 bool
651 default n
652
Aaron Durbin9420a522015-11-17 16:31:00 -0600653config ACPI_NHLT
654 bool
655 default n
656 help
657 Build support for NHLT (non HD Audio) ACPI table generation.
658
Myles Watsond73c1b52009-10-26 15:14:07 +0000659#These Options are here to avoid "undefined" warnings.
660#The actual selection and help texts are in the following menu.
661
Uwe Hermann168b11b2009-10-07 16:15:40 +0000662menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000663
Myles Watsonb8e20272009-10-15 13:35:47 +0000664config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800665 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
666 bool
667 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000668 help
669 Generate an MP table (conforming to the Intel MultiProcessor
670 specification 1.4) for this board.
671
672 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000673
Myles Watsonb8e20272009-10-15 13:35:47 +0000674config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800675 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
676 bool
677 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000678 help
679 Generate a PIRQ table for this board.
680
681 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000682
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200683config GENERATE_SMBIOS_TABLES
684 depends on ARCH_X86
685 bool "Generate SMBIOS tables"
686 default y
687 help
688 Generate SMBIOS tables for this board.
689
690 If unsure, say Y.
691
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200692config SMBIOS_PROVIDED_BY_MOBO
693 bool
694 default n
695
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200696config MAINBOARD_SERIAL_NUMBER
697 string "SMBIOS Serial Number"
698 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200699 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200700 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600701 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200702 The Serial Number to store in SMBIOS structures.
703
704config MAINBOARD_VERSION
705 string "SMBIOS Version Number"
706 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200707 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200708 default "1.0"
709 help
710 The Version Number to store in SMBIOS structures.
711
712config MAINBOARD_SMBIOS_MANUFACTURER
713 string "SMBIOS Manufacturer"
714 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200715 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200716 default MAINBOARD_VENDOR
717 help
718 Override the default Manufacturer stored in SMBIOS structures.
719
720config MAINBOARD_SMBIOS_PRODUCT_NAME
721 string "SMBIOS Product name"
722 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200723 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200724 default MAINBOARD_PART_NUMBER
725 help
726 Override the default Product name stored in SMBIOS structures.
727
Myles Watson45bb25f2009-09-22 18:49:08 +0000728endmenu
729
Martin Roth21c06502016-02-04 19:52:27 -0700730source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000731
Uwe Hermann168b11b2009-10-07 16:15:40 +0000732menu "Debugging"
733
734# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000735config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000736 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200737 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100738 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000739 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000740 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000741 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000742
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200743config GDB_WAIT
744 bool "Wait for a GDB connection"
745 default n
746 depends on GDB_STUB
747 help
748 If enabled, coreboot will wait for a GDB connection.
749
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800750config FATAL_ASSERTS
751 bool "Halt when hitting a BUG() or assertion error"
752 default n
753 help
754 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
755
Stefan Reinauerfe422182012-05-02 16:33:18 -0700756config DEBUG_CBFS
757 bool "Output verbose CBFS debug messages"
758 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700759 help
760 This option enables additional CBFS related debug messages.
761
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000762config HAVE_DEBUG_RAM_SETUP
763 def_bool n
764
Uwe Hermann01ce6012010-03-05 10:03:50 +0000765config DEBUG_RAM_SETUP
766 bool "Output verbose RAM init debug messages"
767 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000768 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000769 help
770 This option enables additional RAM init related debug messages.
771 It is recommended to enable this when debugging issues on your
772 board which might be RAM init related.
773
774 Note: This option will increase the size of the coreboot image.
775
776 If unsure, say N.
777
Patrick Georgie82618d2010-10-01 14:50:12 +0000778config HAVE_DEBUG_CAR
779 def_bool n
780
Peter Stuge5015f792010-11-10 02:00:32 +0000781config DEBUG_CAR
782 def_bool n
783 depends on HAVE_DEBUG_CAR
784
785if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000786# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
787# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000788config DEBUG_CAR
789 bool "Output verbose Cache-as-RAM debug messages"
790 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000791 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000792 help
793 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000794endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000795
Myles Watson80e914ff2010-06-01 19:25:31 +0000796config DEBUG_PIRQ
797 bool "Check PIRQ table consistency"
798 default n
799 depends on GENERATE_PIRQ_TABLE
800 help
801 If unsure, say N.
802
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000803config HAVE_DEBUG_SMBUS
804 def_bool n
805
Uwe Hermann01ce6012010-03-05 10:03:50 +0000806config DEBUG_SMBUS
807 bool "Output verbose SMBus debug messages"
808 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000809 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000810 help
811 This option enables additional SMBus (and SPD) debug messages.
812
813 Note: This option will increase the size of the coreboot image.
814
815 If unsure, say N.
816
817config DEBUG_SMI
818 bool "Output verbose SMI debug messages"
819 default n
820 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600821 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000822 help
823 This option enables additional SMI related debug messages.
824
825 Note: This option will increase the size of the coreboot image.
826
827 If unsure, say N.
828
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000829config DEBUG_SMM_RELOCATION
830 bool "Debug SMM relocation code"
831 default n
832 depends on HAVE_SMI_HANDLER
833 help
834 This option enables additional SMM handler relocation related
835 debug messages.
836
837 Note: This option will increase the size of the coreboot image.
838
839 If unsure, say N.
840
Uwe Hermanna953f372010-11-10 00:14:32 +0000841# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
842# printk(BIOS_DEBUG, ...) calls.
843config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800844 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
845 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000846 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000847 help
848 This option enables additional malloc related debug messages.
849
850 Note: This option will increase the size of the coreboot image.
851
852 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300853
854# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
855# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300856config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800857 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
858 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300859 default n
860 help
861 This option enables additional ACPI related debug messages.
862
863 Note: This option will slightly increase the size of the coreboot image.
864
865 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300866
Uwe Hermanna953f372010-11-10 00:14:32 +0000867# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
868# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000869config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800870 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
871 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000872 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000873 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000874 help
875 This option enables additional x86emu related debug messages.
876
877 Note: This option will increase the time to emulate a ROM.
878
879 If unsure, say N.
880
Uwe Hermann01ce6012010-03-05 10:03:50 +0000881config X86EMU_DEBUG
882 bool "Output verbose x86emu debug messages"
883 default n
884 depends on PCI_OPTION_ROM_RUN_YABEL
885 help
886 This option enables additional x86emu related debug messages.
887
888 Note: This option will increase the size of the coreboot image.
889
890 If unsure, say N.
891
892config X86EMU_DEBUG_JMP
893 bool "Trace JMP/RETF"
894 default n
895 depends on X86EMU_DEBUG
896 help
897 Print information about JMP and RETF opcodes from x86emu.
898
899 Note: This option will increase the size of the coreboot image.
900
901 If unsure, say N.
902
903config X86EMU_DEBUG_TRACE
904 bool "Trace all opcodes"
905 default n
906 depends on X86EMU_DEBUG
907 help
908 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000909
Uwe Hermann01ce6012010-03-05 10:03:50 +0000910 WARNING: This will produce a LOT of output and take a long time.
911
912 Note: This option will increase the size of the coreboot image.
913
914 If unsure, say N.
915
916config X86EMU_DEBUG_PNP
917 bool "Log Plug&Play accesses"
918 default n
919 depends on X86EMU_DEBUG
920 help
921 Print Plug And Play accesses made by option ROMs.
922
923 Note: This option will increase the size of the coreboot image.
924
925 If unsure, say N.
926
927config X86EMU_DEBUG_DISK
928 bool "Log Disk I/O"
929 default n
930 depends on X86EMU_DEBUG
931 help
932 Print Disk I/O related messages.
933
934 Note: This option will increase the size of the coreboot image.
935
936 If unsure, say N.
937
938config X86EMU_DEBUG_PMM
939 bool "Log PMM"
940 default n
941 depends on X86EMU_DEBUG
942 help
943 Print messages related to POST Memory Manager (PMM).
944
945 Note: This option will increase the size of the coreboot image.
946
947 If unsure, say N.
948
949
950config X86EMU_DEBUG_VBE
951 bool "Debug VESA BIOS Extensions"
952 default n
953 depends on X86EMU_DEBUG
954 help
955 Print messages related to VESA BIOS Extension (VBE) functions.
956
957 Note: This option will increase the size of the coreboot image.
958
959 If unsure, say N.
960
961config X86EMU_DEBUG_INT10
962 bool "Redirect INT10 output to console"
963 default n
964 depends on X86EMU_DEBUG
965 help
966 Let INT10 (i.e. character output) calls print messages to debug output.
967
968 Note: This option will increase the size of the coreboot image.
969
970 If unsure, say N.
971
972config X86EMU_DEBUG_INTERRUPTS
973 bool "Log intXX calls"
974 default n
975 depends on X86EMU_DEBUG
976 help
977 Print messages related to interrupt handling.
978
979 Note: This option will increase the size of the coreboot image.
980
981 If unsure, say N.
982
983config X86EMU_DEBUG_CHECK_VMEM_ACCESS
984 bool "Log special memory accesses"
985 default n
986 depends on X86EMU_DEBUG
987 help
988 Print messages related to accesses to certain areas of the virtual
989 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
990
991 Note: This option will increase the size of the coreboot image.
992
993 If unsure, say N.
994
995config X86EMU_DEBUG_MEM
996 bool "Log all memory accesses"
997 default n
998 depends on X86EMU_DEBUG
999 help
1000 Print memory accesses made by option ROM.
1001 Note: This also includes accesses to fetch instructions.
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007config X86EMU_DEBUG_IO
1008 bool "Log IO accesses"
1009 default n
1010 depends on X86EMU_DEBUG
1011 help
1012 Print I/O accesses made by option ROM.
1013
1014 Note: This option will increase the size of the coreboot image.
1015
1016 If unsure, say N.
1017
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001018config X86EMU_DEBUG_TIMINGS
1019 bool "Output timing information"
1020 default n
1021 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1022 help
1023 Print timing information needed by i915tool.
1024
1025 If unsure, say N.
1026
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001027config DEBUG_TPM
1028 bool "Output verbose TPM debug messages"
1029 default n
1030 depends on TPM
1031 help
1032 This option enables additional TPM related debug messages.
1033
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001034config DEBUG_SPI_FLASH
1035 bool "Output verbose SPI flash debug messages"
1036 default n
1037 depends on SPI_FLASH
1038 help
1039 This option enables additional SPI flash related debug messages.
1040
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001041config DEBUG_USBDEBUG
1042 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1043 default n
1044 depends on USBDEBUG
1045 help
1046 This option enables additional USB 2.0 debug dongle related messages.
1047
1048 Select this to debug the connection of usbdebug dongle. Note that
1049 you need some other working console to receive the messages.
1050
Stefan Reinauer8e073822012-04-04 00:07:22 +02001051if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1052# Only visible with the right southbridge and loglevel.
1053config DEBUG_INTEL_ME
1054 bool "Verbose logging for Intel Management Engine"
1055 default n
1056 help
1057 Enable verbose logging for Intel Management Engine driver that
1058 is present on Intel 6-series chipsets.
1059endif
1060
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001061config TRACE
1062 bool "Trace function calls"
1063 default n
1064 help
1065 If enabled, every function will print information to console once
1066 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1067 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001068 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001069 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001070
1071config DEBUG_COVERAGE
1072 bool "Debug code coverage"
1073 default n
1074 depends on COVERAGE
1075 help
1076 If enabled, the code coverage hooks in coreboot will output some
1077 information about the coverage data that is dumped.
1078
Uwe Hermann168b11b2009-10-07 16:15:40 +00001079endmenu
1080
Myles Watsond73c1b52009-10-26 15:14:07 +00001081# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001082config ENABLE_APIC_EXT_ID
1083 bool
1084 default n
Myles Watson2e672732009-11-12 16:38:03 +00001085
1086config WARNINGS_ARE_ERRORS
1087 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001088 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001089
Martin Roth77c67b32015-06-25 09:36:27 -06001090# TODO: Remove this when all platforms are fixed.
1091config IASL_WARNINGS_ARE_ERRORS
1092 def_bool y
1093 help
1094 Select to Fail the build if a IASL generates a warning.
1095 This will be defaulted to disabled for the platforms that
1096 currently fail. This allows the REST of the platforms to
1097 have this check enabled while we're working to get those
1098 boards fixed.
1099
1100 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1101 THE ASL.
1102
Peter Stuge51eafde2010-10-13 06:23:02 +00001103# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1104# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1105# mutually exclusive. One of these options must be selected in the
1106# mainboard Kconfig if the chipset supports enabling and disabling of
1107# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1108# in mainboard/Kconfig to know if the button should be enabled or not.
1109
1110config POWER_BUTTON_DEFAULT_ENABLE
1111 def_bool n
1112 help
1113 Select when the board has a power button which can optionally be
1114 disabled by the user.
1115
1116config POWER_BUTTON_DEFAULT_DISABLE
1117 def_bool n
1118 help
1119 Select when the board has a power button which can optionally be
1120 enabled by the user, e.g. when the board ships with a jumper over
1121 the power switch contacts.
1122
1123config POWER_BUTTON_FORCE_ENABLE
1124 def_bool n
1125 help
1126 Select when the board requires that the power button is always
1127 enabled.
1128
1129config POWER_BUTTON_FORCE_DISABLE
1130 def_bool n
1131 help
1132 Select when the board requires that the power button is always
1133 disabled, e.g. when it has been hardwired to ground.
1134
1135config POWER_BUTTON_IS_OPTIONAL
1136 bool
1137 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1138 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1139 help
1140 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001141
1142config REG_SCRIPT
1143 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001144 default n
1145 help
1146 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001147
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001148config MAX_REBOOT_CNT
1149 int
1150 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001151 help
1152 Internal option that sets the maximum number of bootblock executions allowed
1153 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001154 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001155
1156config CBFS_SIZE
1157 hex
1158 default ROM_SIZE
1159 help
1160 This is the part of the ROM actually managed by CBFS. Set it to be
1161 equal to the full rom size if that hasn't been overridden by the
1162 chipset or mainboard.
Lee Leahy10605352016-02-14 17:01:40 -08001163
1164config DEBUG_BOOT_STATE
1165 bool
1166 default n
1167 help
1168 Control debugging of the boot state machine. When selected displays
1169 the state boundaries in ramstage.