blob: 937e3dbdeac5da7cad5bcd9f8f9de9196e03b9ac [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
Angel Ponsdb925aa2021-12-01 11:44:09 +01004 Intel Alderlake support. Mainboards should specify the PCH
5 type using the `SOC_INTEL_ALDERLAKE_PCH_*` options instead
6 of selecting this option directly.
Subrata Banikb3ced6a2020-08-04 13:34:03 +05307
Bora Guvendik2c805b92022-06-08 15:55:52 -07008config SOC_INTEL_RAPTORLAKE
9 bool
10 help
11 Intel Raptorlake support. Mainboards using RPL should select
12 SOC_INTEL_RAPTORLAKE and SOC_INTEL_ALDERLAKE_PCH_* together.
13
Varshit Pandyab5df56f2021-01-18 09:44:35 +053014config SOC_INTEL_ALDERLAKE_PCH_M
15 bool
Angel Ponsdb925aa2021-12-01 11:44:09 +010016 select SOC_INTEL_ALDERLAKE
Varshit Pandyab5df56f2021-01-18 09:44:35 +053017 help
Angel Ponsdb925aa2021-12-01 11:44:09 +010018 Choose this option if your mainboard has a PCH-M chipset.
19
Usha P78c9b672021-11-30 11:27:38 +053020config SOC_INTEL_ALDERLAKE_PCH_N
21 bool
22 select SOC_INTEL_ALDERLAKE
Michał Żygowski6297df82022-06-30 16:22:35 +020023 select MICROCODE_BLOB_UNDISCLOSED
Usha P78c9b672021-11-30 11:27:38 +053024 help
25 Choose this option if your mainboard has a PCH-N chipset.
26
Angel Ponsdb925aa2021-12-01 11:44:09 +010027config SOC_INTEL_ALDERLAKE_PCH_P
28 bool
29 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020030 select HAVE_INTEL_FSP_REPO
31 select PLATFORM_USES_FSP2_3
Angel Ponsdb925aa2021-12-01 11:44:09 +010032 help
33 Choose this option if your mainboard has a PCH-P chipset.
Varshit Pandyab5df56f2021-01-18 09:44:35 +053034
Michał Żygowskia1636d72022-04-07 14:56:10 +020035config SOC_INTEL_ALDERLAKE_PCH_S
36 bool
37 select SOC_INTEL_ALDERLAKE
Michał Żygowski073779b2022-06-29 11:32:01 +020038 select HAVE_INTEL_FSP_REPO
39 select PLATFORM_USES_FSP2_3
Michał Żygowskia1636d72022-04-07 14:56:10 +020040 help
41 Choose this option if your mainboard has a PCH-S chipset.
42
Subrata Banikb3ced6a2020-08-04 13:34:03 +053043if SOC_INTEL_ALDERLAKE
44
45config CPU_SPECIFIC_OPTIONS
46 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020047 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +053048 select ACPI_ADL_IPU_ES_SUPPORT
Angel Pons8e035e32021-06-22 12:58:20 +020049 select ARCH_X86
Subrata Banikb3ced6a2020-08-04 13:34:03 +053050 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053051 select CACHE_MRC_SETTINGS
52 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053053 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020054 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020055 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053056 select DISPLAY_FSP_VERSION_INFO
Eric Lai4ea47c32020-12-21 16:57:49 +080057 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053058 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053059 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053060 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053061 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banike4cf3fa2022-03-23 01:41:36 +053062 select FSP_USES_CB_DEBUG_EVENT_HANDLER
Subrata Banik298b3592021-09-14 12:38:08 +053063 select FSPS_HAS_ARCH_UPD
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select GENERIC_GPIO_LIB
Subrata Banikb4a169a2021-12-29 18:36:23 +000065 select HAVE_DEBUG_RAM_SETUP
Subrata Banik2871e0e2020-09-27 11:30:58 +053066 select HAVE_FSP_GOP
Felix Singera182fae2021-12-31 00:30:55 +010067 select HAVE_HYPERTHREADING
Subrata Banikb3ced6a2020-08-04 13:34:03 +053068 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053069 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053070 select IDT_IN_EVERY_STAGE
Subrata Banik2871e0e2020-09-27 11:30:58 +053071 select INTEL_GMA_ACPI
72 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Meera Ravindranath81d367f2021-07-08 09:39:11 +053073 select INTEL_GMA_OPREGION_2_1
Subrata Banik292afef2020-09-09 13:34:18 +053074 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053075 select PARALLEL_MP_AP_WORK
Michał Żygowski073779b2022-06-29 11:32:01 +020076 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053077 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053078 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053079 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053080 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053081 select SOC_INTEL_COMMON_BLOCK_ACPI
ravindr174596572021-03-29 19:41:25 +053082 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Sridahr Siricilla73b90c62021-11-11 01:10:16 +053083 select SOC_INTEL_COMMON_BLOCK_ACPI_CPU_HYBRID
Angel Pons98f672a2021-02-19 19:42:10 +010084 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Jeremy Soller5219ee12022-05-26 09:02:13 -060085 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak5faee2e2021-07-01 08:24:18 -060086 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
87 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053088 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053089 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Varshit B Pandya2938c462022-02-16 20:38:10 +053090 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053091 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053092 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010093 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053094 select SOC_INTEL_COMMON_BLOCK_DTT
95 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikaf2f8b92022-01-10 10:26:52 +000096 select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_SBI
Subrata Banikb3ced6a2020-08-04 13:34:03 +053097 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Krishna Prasad Bhat01e426d2022-01-16 22:37:21 +053098 select SOC_INTEL_COMMON_BLOCK_SCS if SOC_INTEL_ALDERLAKE_PCH_N
Subrata Banik2871e0e2020-09-27 11:30:58 +053099 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +0530100 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Michał Żygowski3d1e5622022-04-08 17:09:49 +0200101 select SOC_INTEL_COMMON_BLOCK_IPU if !SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600102 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800103 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Rizwan Qureshi307be992021-04-08 20:35:29 +0530104 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -0700105 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +0530106 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530107 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +0530108 select SOC_INTEL_COMMON_BLOCK_SMM
109 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikb2e8bd82021-11-17 15:35:05 +0530110 select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
Tim Wawrzynczak242da792020-11-10 10:13:54 -0700111 select SOC_INTEL_COMMON_BLOCK_XHCI
112 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Sridhar Siricillaf5e94b62022-03-08 23:39:20 +0530113 select SOC_INTEL_COMMON_BASECODE
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530114 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +0200115 select SOC_INTEL_COMMON_PCH_CLIENT
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530116 select SOC_INTEL_COMMON_RESET
MAULIK V VAGHELAed6f7e42022-02-22 19:59:42 +0530117 select SOC_INTEL_CSE_SEND_EOP_EARLY
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600118 select SOC_INTEL_CSE_SET_EOP
Bora Guvendik40e461a2022-04-13 16:26:56 -0700119 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY if SOC_INTEL_CSE_LITE_SKU
Subrata Banikaf27ac22022-02-18 00:44:15 +0530120 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Sridahr Siricilla096ce142021-09-17 22:25:17 +0530121 select HAVE_INTEL_COMPLIANCE_TEST_MODE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530122 select SSE2
123 select SUPPORT_CPU_UCODE_IN_CBFS
124 select TSC_MONOTONIC_TIMER
125 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +0530126 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +0530127
Michał Żygowski9df95d92022-04-08 17:02:35 +0200128config SOC_INTEL_ALDERLAKE_TCSS_USB4_SUPPORT
129 bool
130 default y if !SOC_INTEL_ALDERLAKE_PCH_S
131 default n if SOC_INTEL_ALDERLAKE_PCH_S
132 select SOC_INTEL_COMMON_BLOCK_TCSS
133 select SOC_INTEL_COMMON_BLOCK_USB4
134 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
135 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
136
Reka Normane790f922022-04-06 20:33:54 +1000137config ALDERLAKE_CONFIGURE_DESCRIPTOR
138 bool
139 help
140 Select this if the descriptor needs to be updated at runtime. This
141 can only be done if the descriptor region is writable, and should only
142 be used as a temporary workaround.
143
Subrata Banik095e2a72021-07-05 20:56:15 +0530144config ALDERLAKE_CAR_ENHANCED_NEM
145 bool
146 default y if !INTEL_CAR_NEM
147 select INTEL_CAR_NEM_ENHANCED
148 select CAR_HAS_SF_MASKS
149 select COS_MAPPED_TO_MSB
150 select CAR_HAS_L3_PROTECTED_WAYS
151
Subrata Banik2871e0e2020-09-27 11:30:58 +0530152config MAX_CPUS
153 int
154 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530155
156config DCACHE_RAM_BASE
157 default 0xfef00000
158
159config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +0530160 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530161 help
162 The size of the cache-as-ram region required during bootblock
163 and/or romstage.
164
165config DCACHE_BSP_STACK_SIZE
166 hex
Subrata Banik191bd822020-11-21 19:30:57 +0530167 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530168 help
169 The amount of anticipated stack usage in CAR by bootblock and
170 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530171 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530172 (~1KiB).
173
174config FSP_TEMP_RAM_SIZE
175 hex
176 default 0x20000
177 help
178 The amount of anticipated heap usage in CAR by FSP.
179 Refer to Platform FSP integration guide document to know
180 the exact FSP requirement for Heap setup.
181
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700182config CHIPSET_DEVICETREE
183 string
Michał Kopeć75a49fe2022-04-08 11:28:45 +0200184 default "soc/intel/alderlake/chipset_pch_s.cb" if SOC_INTEL_ALDERLAKE_PCH_S
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700185 default "soc/intel/alderlake/chipset.cb"
186
Subrata Banik683c95e2020-12-19 19:36:45 +0530187config EXT_BIOS_WIN_BASE
188 default 0xf8000000
189
190config EXT_BIOS_WIN_SIZE
191 default 0x2000000
192
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530193config IFD_CHIPSET
194 string
195 default "adl"
196
197config IED_REGION_SIZE
198 hex
199 default 0x400000
200
201config HEAP_SIZE
202 hex
203 default 0x10000
204
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700205# Intel recommends reserving the following resources per PCIe TBT root port,
206# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
207# - 42 buses
208# - 194 MiB Non-prefetchable memory
209# - 448 MiB Prefetchable memory
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700210if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700211
212config PCIEXP_HOTPLUG_BUSES
213 int
214 default 42
215
216config PCIEXP_HOTPLUG_MEM
217 hex
218 default 0xc200000
219
220config PCIEXP_HOTPLUG_PREFETCH_MEM
221 hex
222 default 0x1c000000
223
Furquan Shaikhd9f5d902021-08-24 13:53:43 -0700224endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700225
Subrata Banik85144d92021-01-09 16:17:45 +0530226config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530227 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530228 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530229 default 12 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100230 default 12 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200231 default 28 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530232
Subrata Banik85144d92021-01-09 16:17:45 +0530233config MAX_CPU_ROOT_PORTS
234 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530235 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530236 default 0 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200237 default 3 if SOC_INTEL_ALDERLAKE_PCH_P || SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik85144d92021-01-09 16:17:45 +0530238
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530239config MAX_TBT_ROOT_PORTS
240 int
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200241 default 0 if SOC_INTEL_ALDERLAKE_PCH_N || SOC_INTEL_ALDERLAKE_PCH_S
MAULIK V VAGHELA3e4f28f2022-01-21 14:17:53 +0530242 default 2 if SOC_INTEL_ALDERLAKE_PCH_M
243 default 4 if SOC_INTEL_ALDERLAKE_PCH_P
244
Subrata Banik85144d92021-01-09 16:17:45 +0530245config MAX_ROOT_PORTS
246 int
247 default MAX_PCH_ROOT_PORTS
248
Subrata Banikcffc9382021-01-29 18:41:35 +0530249config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530250 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530251 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530252 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200253 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Cliff Huang0d590b72022-04-28 18:20:27 -0700254 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
255 help
256 With external clock buffer, Alderlake-P can support up to three additional source clocks.
257 This is done by setting the corresponding GPIO pin(s) to native function to use as
258 SRCCLK_OE[6..9]. In addition, SRCCLK6 does not need to be set to free running clock.
259 If any of SRCCLKReq 6..9 is asserted, SRCCLK6 will be turned on.
Subrata Banikcffc9382021-01-29 18:41:35 +0530260
261config MAX_PCIE_CLOCK_REQ
262 int
Angel Ponsdb925aa2021-12-01 11:44:09 +0100263 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
Usha P78c9b672021-11-30 11:27:38 +0530264 default 5 if SOC_INTEL_ALDERLAKE_PCH_N
Angel Ponsdb925aa2021-12-01 11:44:09 +0100265 default 10 if SOC_INTEL_ALDERLAKE_PCH_P
Michał Żygowski27fdfc62022-04-07 15:03:09 +0200266 default 18 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik2871e0e2020-09-27 11:30:58 +0530267
268config SMM_TSEG_SIZE
269 hex
270 default 0x800000
271
272config SMM_RESERVED_SIZE
273 hex
274 default 0x200000
275
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530276config PCR_BASE_ADDRESS
277 hex
Michał Żygowskidccfb8a2022-04-07 15:09:19 +0200278 default 0xe0000000 if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530279 default 0xfd000000
280 help
281 This option allows you to select MMIO Base Address of sideband bus.
282
Shelley Chen4e9bb332021-10-20 15:43:45 -0700283config ECAM_MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530284 default 0xc0000000
285
286config CPU_BCLK_MHZ
287 int
288 default 100
289
290config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
291 int
292 default 120
293
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200294config CPU_XTAL_HZ
295 default 38400000
296
Meera Ravindranathd307d0d2022-07-21 20:45:32 +0530297config SOC_INTEL_UFS_CLK_FREQ_HZ
298 int
299 default 19200000
300
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530301config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
302 int
303 default 133
304
305config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
306 int
307 default 7
308
309config SOC_INTEL_I2C_DEV_MAX
310 int
Varshit B Pandya339f0e72021-07-14 11:08:23 +0530311 default 8
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530312
Sean Rhodes0a162912022-05-21 10:38:09 +0100313config SOC_INTEL_ALDERLAKE_S3
314 bool
315 default n
316 help
317 Select if using S3 instead of S0ix to disable D3Cold.
318
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530319config SOC_INTEL_UART_DEV_MAX
320 int
321 default 7
322
323config CONSOLE_UART_BASE_ADDRESS
324 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800325 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530326 depends on INTEL_LPSS_UART_FOR_CONSOLE
327
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530328config VBT_DATA_SIZE_KB
329 int
330 default 9
331
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530332# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200333# Baudrate = (UART source clock * M) /(N *16)
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530334# ADL UART source clock: 120MHz
335config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
336 hex
337 default 0x25a
338
339config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
340 hex
341 default 0x7fff
342
Subrata Banik292afef2020-09-09 13:34:18 +0530343config VBOOT
Subrata Banik292afef2020-09-09 13:34:18 +0530344 select VBOOT_MUST_REQUEST_DISPLAY
345 select VBOOT_STARTS_IN_BOOTBLOCK
346 select VBOOT_VBNV_CMOS
347 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Subrata Banik34237862021-06-17 23:36:02 +0530348 select VBOOT_X86_SHA256_ACCELERATION
Subrata Banik292afef2020-09-09 13:34:18 +0530349
MAULIK V VAGHELA84532da2021-08-25 16:41:23 +0530350# Default hash block size is 1KiB. Increasing it to 4KiB to improve
351# hashing time as well as read time. This helps in improving
352# boot time for Alder Lake.
353config VBOOT_HASH_BLOCK_SIZE
354 hex
355 default 0x1000
356
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530357config CBFS_SIZE
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530358 default 0x200000
359
360config PRERAM_CBMEM_CONSOLE_SIZE
361 hex
Subrata Banikbf750552021-07-10 20:30:57 +0530362 default 0x2000
Subrata Banik2871e0e2020-09-27 11:30:58 +0530363
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200364config FSP_TYPE_IOT
365 bool
366 default n
367 help
368 This option allows to select FSP IOT type from 3rdparty/fsp repo
369
Subrata Banikee735942020-09-07 17:52:23 +0530370config FSP_HEADER_PATH
371 string "Location of FSP headers"
Ronak Kanabarecdc7142022-02-02 16:12:00 +0530372 default "src/vendorcode/intel/fsp/fsp2_0/alderlake_n/" if SOC_INTEL_ALDERLAKE_PCH_N
Bora Guvendik2c805b92022-06-08 15:55:52 -0700373 default "src/vendorcode/intel/fsp/fsp2_0/raptorlake/" if SOC_INTEL_RAPTORLAKE
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200374 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
375 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200376 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Include/" if SOC_INTEL_ALDERLAKE_PCH_P
377 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Include/" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banikee735942020-09-07 17:52:23 +0530378 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
379
380config FSP_FD_PATH
381 string
382 depends on FSP_USE_REPO
Lean Sheng Tanbbd72d22022-08-02 12:29:42 +0200383 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P && FSP_TYPE_IOT
384 default "3rdparty/fsp/AlderLakeFspBinPkg/IoT/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S && FSP_TYPE_IOT
Michał Żygowski073779b2022-06-29 11:32:01 +0200385 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeP/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_P
386 default "3rdparty/fsp/AlderLakeFspBinPkg/Client/AlderLakeS/Fsp.fd" if SOC_INTEL_ALDERLAKE_PCH_S
Subrata Banik292afef2020-09-09 13:34:18 +0530387
388config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
389 int "Debug Consent for ADL"
Subrata Banik0cd553b2021-12-29 08:09:37 +0000390 # USB DBC is more common for developers so make this default to 2 if
Subrata Banik292afef2020-09-09 13:34:18 +0530391 # SOC_INTEL_DEBUG_CONSENT=y
Kane Chen0e9a6162021-11-23 14:42:48 +0800392 default 2 if SOC_INTEL_DEBUG_CONSENT
Subrata Banik292afef2020-09-09 13:34:18 +0530393 default 0
394 help
395 This is to control debug interface on SOC.
396 Setting non-zero value will allow to use DBC or DCI to debug SOC.
397 PlatformDebugConsent in FspmUpd.h has the details.
398
399 Desired platform debug type are
Kane Chen0e9a6162021-11-23 14:42:48 +0800400 0:Disabled, 2:Enabled (All Probes+TraceHub), 6:Enable (Low Power),
401 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800402
403config DATA_BUS_WIDTH
404 int
405 default 128
406
407config DIMMS_PER_CHANNEL
408 int
409 default 2
410
411config MRC_CHANNEL_WIDTH
412 int
413 default 16
414
Sugnan Prabhu Sdcf04592021-12-03 19:07:04 +0530415config ACPI_ADL_IPU_ES_SUPPORT
416 def_bool n
417 help
418 Enables ACPI entry to provide silicon type information to IPU kernel driver.
419
Subrata Banikceaf9d12022-06-05 19:33:33 +0530420choice
421 prompt "Multiprocessor (MP) Initialization configuration to use"
422 default USE_FSP_MP_INIT
423
424config USE_FSP_MP_INIT
425 bool "Use FSP MP init"
426 select MP_SERVICES_PPI_V2
427 help
428 Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
429
430config USE_COREBOOT_MP_INIT
431 bool "Use coreboot MP init"
432 select RELOAD_MICROCODE_PATCH
433 help
434 Upon selection, coreboot performs MP Init.
435
436endchoice
437
Furquan Shaikhf888c682021-10-05 21:37:33 -0700438if STITCH_ME_BIN
439
440config CSE_BPDT_VERSION
441 default "1.7"
442
443endif
444
Sridhar Siricillab24c5282022-02-23 12:19:04 +0530445config SI_DESC_REGION
446 string "Descriptor Region name"
447 default "SI_DESC"
448 help
449 Name of Descriptor Region in the FMAP
450
451config SI_DESC_REGION_SZ
452 int
453 default 4096
454 help
455 Size of Descriptor Region in the FMAP
456
Kangheui Won96787222022-06-28 15:52:43 +1000457config BUILDING_WITH_DEBUG_FSP
458 bool "Debug FSP is used for the build"
459 default n
460 help
461 Set this option if debug build of FSP is used.
462
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530463endif