blob: 001132eb2cdfea7794d02111f5bd432b68cdc01d [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
21config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000022 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000023 help
24 Append an extra string to the end of the coreboot version.
25
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 This can be useful if, for instance, you want to append the
27 respective board's hostname or some other identifying string to
28 the coreboot version number, so that you can easily distinguish
29 boot logs of different boards from each other.
30
Patrick Georgi4b8a2412010-02-09 19:35:16 +000031config CBFS_PREFIX
32 string "CBFS prefix to use"
33 default "fallback"
34 help
35 Select the prefix to all files put into the image. It's "fallback"
36 by default, "normal" is a common alternative.
37
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070038config COMMON_CBFS_SPI_WRAPPER
39 bool
40 default n
41 depends on SPI_FLASH
42 depends on !ARCH_X86
43 help
44 Use common wrapper to interface CBFS to SPI bootrom.
45
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080046config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060047 bool "Multiple CBFS instances in the bootrom"
48 default n
Martin Roth595e7772015-04-26 18:53:26 -060049 help
50 Account for the firmware image containing more than one CBFS
51 instance. Locations of instances are known at build time and are
52 communicated between coreboot stages to make sure the next stage is
53 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080054
Patrick Georgi23d89cc2010-03-16 01:17:19 +000055choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020056 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000057 default COMPILER_GCC
58 help
59 This option allows you to select the compiler used for building
60 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070061 You must build the coreboot crosscompiler for the board that you
62 have selected.
63
64 To build all the GCC crosscompilers (takes a LONG time), run:
65 make crossgcc
66
67 For help on individual architectures, run the command:
68 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000069
70config COMPILER_GCC
71 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020072 help
73 Use the GNU Compiler Collection (GCC) to build coreboot.
74
75 For details see http://gcc.gnu.org.
76
Patrick Georgi23d89cc2010-03-16 01:17:19 +000077config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070078 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
Martin Rotha5a628e82016-01-19 12:01:09 -070080 Use LLVM/clang to build coreboot. To use this, you must build the
81 coreboot version of the clang compiler. Run the command
82 make clang
83 Note that this option is not currently working correctly and should
84 really only be selected if you're trying to work on getting clang
85 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 help
115 Enable this option if you are working on the flashmap descriptor
116 parser and made changes to fmd_scanner.l or fmd_parser.y.
117
118 Otherwise, say N to use the provided pregenerated scanner/parser.
119
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000120config SCONFIG_GENPARSER
121 bool "Generate SCONFIG parser using flex and bison"
122 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000123 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200124 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800125 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128
Joe Korty6d772522010-05-19 18:41:15 +0000129config USE_OPTION_TABLE
130 bool "Use CMOS for configuration values"
131 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600137config STATIC_OPTION_TABLE
138 bool "Load default configuration values into CMOS on each boot"
139 default n
140 depends on USE_OPTION_TABLE
141 help
142 Enable this option to reset "CMOS" NVRAM values to default on
143 every boot. Use this if you want the NVRAM configuration to
144 never be modified from its default values.
145
Julius Wernercdf92ea2014-12-09 12:18:00 -0800146config UNCOMPRESSED_RAMSTAGE
147 bool
148 default n
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800152 default y if !UNCOMPRESSED_RAMSTAGE
153 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
155 Compress ramstage to save memory in the flash image. Note
156 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200157 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000158
Julius Werner09f29212015-09-29 13:51:35 -0700159config COMPRESS_PRERAM_STAGES
160 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700161 depends on !ARCH_X86
162 default y
Julius Werner09f29212015-09-29 13:51:35 -0700163 help
164 Compress romstage and (if it exists) verstage with LZ4 to save flash
165 space and speed up boot, since the time for reading the image from SPI
166 (and in the vboot case verifying it) is usually much greater than the
167 time spent decompressing. Doesn't work for XIP stages (assume all
168 ARCH_X86 for now) for obvious reasons.
169
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200170config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200171 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200172 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 help
174 Include the .config file that was used to compile coreboot
175 in the (CBFS) ROM image. This is useful if you want to know which
176 options were used to build a specific coreboot.rom image.
177
Daniele Forsi53847a22014-07-22 18:00:56 +0200178 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179
180 You can use the following command to easily list the options:
181
182 grep -a CONFIG_ coreboot.rom
183
184 Alternatively, you can also use cbfstool to print the image
185 contents (including the raw 'config' item we're looking for).
186
187 Example:
188
189 $ cbfstool coreboot.rom print
190 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
191 offset 0x0
192 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600193
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200194 Name Offset Type Size
195 cmos_layout.bin 0x0 cmos layout 1159
196 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200197 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200198 fallback/payload 0x80dc0 payload 51526
199 config 0x8d740 raw 3324
200 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200201
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700202config NO_XIP_EARLY_STAGES
203 bool
204 default n if ARCH_X86
205 default y
206 help
Furquan Shaikhd5583a52016-06-01 01:53:18 -0700207 Identify if early stages are eXecute-In-Place(XIP).
Furquan Shaikh94b18a12016-05-04 23:25:16 -0700208
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300209config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200210 def_bool !LATE_CBMEM_INIT
211
Lee Leahye2422e32016-07-24 19:52:15 -0700212config EARLY_CBMEM_LIST
213 bool
214 default n
215 help
216 Enable display of CBMEM during romstage and postcar.
217
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700218config COLLECT_TIMESTAMPS
219 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300220 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700221 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200222 Make coreboot create a table of timer-ID/timer-value pairs to
223 allow measuring time spent at different phases of the boot process.
224
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200225config USE_BLOBS
226 bool "Allow use of binary-only repository"
227 default n
228 help
229 This draws in the blobs repository, which contains binary files that
230 might be required for some chipsets or boards.
231 This flag ensures that a "Free" option remains available for users.
232
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800233config COVERAGE
234 bool "Code coverage support"
235 depends on COMPILER_GCC
236 default n
237 help
238 Add code coverage support for coreboot. This will store code
239 coverage information in CBMEM for extraction from user space.
240 If unsure, say N.
241
Stefan Reinauer58470e32014-10-17 13:08:36 +0200242config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200243 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200244 default n
245 help
246 If RELOCATABLE_MODULES is selected then support is enabled for
247 building relocatable modules in the RAM stage. Those modules can be
248 loaded anywhere and all the relocations are handled automatically.
249
250config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200251 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200252 bool "Build the ramstage to be relocatable in 32-bit address space."
253 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200254 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200255 help
256 The reloctable ramstage support allows for the ramstage to be built
257 as a relocatable module. The stage loader can identify a place
258 out of the OS way so that copying memory is unnecessary during an S3
259 wake. When selecting this option the romstage is responsible for
260 determing a stack location to use for loading the ramstage.
261
262config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
263 depends on RELOCATABLE_RAMSTAGE
264 bool "Cache the relocated ramstage outside of cbmem."
265 default n
266 help
267 The relocated ramstage is saved in an area specified by the
268 by the board and/or chipset.
269
Furquan Shaikh1e162bf2016-05-06 09:20:35 -0700270config NO_STAGE_CACHE
271 bool
272 default n
273 help
274 Do not save any component in stage cache for resume path. On resume,
275 all components would be read back from CBFS again.
276
Julius Werner86fc11d2015-10-09 13:37:58 -0700277# TODO: This doesn't belong here, move to src/arch/x86/Kconfig
Stefan Reinauer58470e32014-10-17 13:08:36 +0200278choice
279 prompt "Bootblock behaviour"
280 default BOOTBLOCK_SIMPLE
281
282config BOOTBLOCK_SIMPLE
283 bool "Always load fallback"
284
285config BOOTBLOCK_NORMAL
286 bool "Switch to normal if CMOS says so"
287
288endchoice
289
Julius Werner86fc11d2015-10-09 13:37:58 -0700290# To be selected by arch, SoC or mainboard if it does not want use the normal
291# src/lib/bootblock.c#main() C entry point.
292config BOOTBLOCK_CUSTOM
293 bool
294 default n
295
Stefan Reinauer58470e32014-10-17 13:08:36 +0200296config BOOTBLOCK_SOURCE
297 string
298 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
299 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
300
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700301# To be selected by arch or platform if a C environment is available during the
302# bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
303config C_ENVIRONMENT_BOOTBLOCK
Martin Roth95f33f4e2016-01-21 12:30:52 -0700304 bool
305 default n
Alexandru Gagniucee464b12015-10-02 18:01:18 -0700306
Timothy Pearson44724082015-03-16 11:47:45 -0500307config SKIP_MAX_REBOOT_CNT_CLEAR
308 bool "Do not clear reboot count after successful boot"
309 default n
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600310 depends on BOOTBLOCK_NORMAL
Timothy Pearson44724082015-03-16 11:47:45 -0500311 help
312 Do not clear the reboot count immediately after successful boot.
313 Set to allow the payload to control normal/fallback image recovery.
Timothy Pearson3bfd7cc2015-11-01 02:13:17 -0600314 Note that it is the responsibility of the payload to reset the
315 normal boot bit to 1 after each successsful boot.
Timothy Pearson44724082015-03-16 11:47:45 -0500316
Stefan Reinauer58470e32014-10-17 13:08:36 +0200317config UPDATE_IMAGE
318 bool "Update existing coreboot.rom image"
319 default n
320 help
321 If this option is enabled, no new coreboot.rom file
322 is created. Instead it is expected that there already
323 is a suitable file for further processing.
324 The bootblock will not be modified.
325
Martin Roth5942e062016-01-20 14:59:21 -0700326 If unsure, select 'N'
327
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700328config GENERIC_GPIO_LIB
329 bool
330 default n
331 help
332 If enabled, compile the generic GPIO library. A "generic" GPIO
333 implies configurability usually found on SoCs, particularly the
334 ability to control internal pull resistors.
335
336config BOARD_ID_AUTO
337 bool
338 default n
339 help
340 Mainboards that can read a board ID from the hardware straps
341 (ie. GPIO) select this configuration option.
342
343config BOARD_ID_MANUAL
Vladimir Serbinenko1e161422015-05-30 22:47:22 +0200344 bool
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700345 default n
346 depends on !BOARD_ID_AUTO
347 help
348 If you want to maintain a board ID, but the hardware does not
349 have straps to automatically determine the ID, you can say Y
350 here and add a file named 'board_id' to CBFS. If you don't know
351 what this is about, say N.
352
353config BOARD_ID_STRING
354 string "Board ID"
355 default "(none)"
356 depends on BOARD_ID_MANUAL
357 help
358 This string is placed in the 'board_id' CBFS file for indicating
359 board type.
360
Martin Roth32051702015-11-24 12:34:16 -0700361config DEVICETREE
362 string
363 default "devicetree.cb"
364 help
365 This symbol allows mainboards to select a different file under their
366 mainboard directory for the devicetree.cb file. This allows the board
367 variants that need different devicetrees to be in the same directory.
368
369 Examples: "devicetree.variant.cb"
370 "variant/devicetree.cb"
371
David Hendricks627b3bd2014-11-03 17:42:09 -0800372config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200373 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800374 default n
375 help
376 If enabled, coreboot discovers RAM configuration (value obtained by
377 reading board straps) and stores it in coreboot table.
378
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400379config BOOTSPLASH_IMAGE
380 bool "Add a bootsplash image"
381 help
382 Select this option if you have a bootsplash image that you would
383 like to add to your ROM.
384
385 This will only add the image to the ROM. To actually run it check
386 options under 'Display' section.
387
388config BOOTSPLASH_FILE
389 string "Bootsplash path and filename"
390 depends on BOOTSPLASH_IMAGE
391 default "bootsplash.jpg"
392 help
393 The path and filename of the file to use as graphical bootsplash
394 screen. The file format has to be jpg.
395
Uwe Hermannc04be932009-10-05 13:55:28 +0000396endmenu
397
Martin Roth026e4dc2015-06-19 23:17:15 -0600398menu "Mainboard"
399
Stefan Reinauera48ca842015-04-04 01:58:28 +0200400source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000401
Martin Roth59ff3402016-02-09 09:06:46 -0700402# defaults for CBFS_SIZE are set at the end of the file.
Martin Roth026e4dc2015-06-19 23:17:15 -0600403config CBFS_SIZE
404 hex "Size of CBFS filesystem in ROM"
Martin Roth026e4dc2015-06-19 23:17:15 -0600405 help
406 This is the part of the ROM actually managed by CBFS, located at the
407 end of the ROM (passed through cbfstool -o) on x86 and at at the start
408 of the ROM (passed through cbfstool -s) everywhere else. It defaults
409 to span the whole ROM on all but Intel systems that use an Intel Firmware
410 Descriptor. It can be overridden to make coreboot live alongside other
411 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
412 binaries.
413
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200414config FMDFILE
415 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100416 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200417 default ""
418 help
419 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
420 but in some cases more complex setups are required.
421 When an fmd is specified, it overrides the default format.
422
Vadim Bendebury26588702016-06-02 20:43:19 -0700423config MAINBOARD_HAS_TPM2
424 bool
425 default n
426 help
427 There is a TPM device installed on the mainboard, and it is
428 compliant with version 2 TCG TPM specification. Could be connected
429 over LPC, SPI or I2C.
430
Martin Rothda1ca202015-12-26 16:51:16 -0700431endmenu
432
Martin Rothb09a5692016-01-24 19:38:33 -0700433# load site-local kconfig to allow user specific defaults and overrides
434source "site-local/Kconfig"
435
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200436config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600437 default n
438 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200439
Werner Zehc0fb3612016-01-14 15:08:36 +0100440config CBFS_AUTOGEN_ATTRIBUTES
441 default n
442 bool
443 help
444 If this option is selected, every file in cbfs which has a constraint
445 regarding position or alignment will get an additional file attribute
446 which describes this constraint.
447
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000448menu "Chipset"
449
Duncan Lauried2119762015-06-08 18:11:56 -0700450comment "SoC"
451source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000452comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200453source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000454comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200455source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000456comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200457source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000458comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200459source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000460comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200461source "src/ec/acpi/Kconfig"
462source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800463# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600464source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000465
Martin Roth59aa2b12015-06-20 16:17:12 -0600466source "src/southbridge/intel/common/firmware/Kconfig"
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700467source "src/vboot/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600468source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600469
Martin Rothe1523ec2015-06-19 22:30:43 -0600470source "src/arch/*/Kconfig"
471
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000472endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000473
Stefan Reinauera48ca842015-04-04 01:58:28 +0200474source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800475
Rudolf Marekd9c25492010-05-16 15:31:53 +0000476menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200477source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800478source "src/drivers/*/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000479endmenu
480
Martin Roth09210a12016-05-17 11:28:23 -0600481source "src/acpi/Kconfig"
482
Patrick Georgi0770f252015-04-22 13:28:21 +0200483config RTC
484 bool
485 default n
486
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700487config TPM
488 bool
489 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700490 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
491 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700492 help
493 Enable this option to enable TPM support in coreboot.
494
495 If unsure, say N.
496
Vadim Bendebury26588702016-06-02 20:43:19 -0700497config TPM2
498 bool
499 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
500 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
501 help
502 Enable this option to enable TPM2 support in coreboot.
503
504 If unsure, say N.
505
Patrick Georgi0588d192009-08-12 15:00:51 +0000506config HEAP_SIZE
507 hex
Myles Watson04000f42009-10-16 19:12:49 +0000508 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000509
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700510config STACK_SIZE
511 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700512 default 0x1000 if ARCH_X86
513 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700514
Patrick Georgi0588d192009-08-12 15:00:51 +0000515config MAX_CPUS
516 int
517 default 1
518
519config MMCONF_SUPPORT_DEFAULT
520 bool
521 default n
522
523config MMCONF_SUPPORT
524 bool
525 default n
526
Stefan Reinauera48ca842015-04-04 01:58:28 +0200527source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000528
529config HAVE_ACPI_RESUME
530 bool
531 default n
532
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600533config RESUME_PATH_SAME_AS_BOOT
534 bool
535 default y if ARCH_X86
536 depends on HAVE_ACPI_RESUME
537 help
538 This option indicates that when a system resumes it takes the
539 same path as a regular boot. e.g. an x86 system runs from the
540 reset vector at 0xfffffff0 on both resume and warm/cold boot.
541
Patrick Georgi0588d192009-08-12 15:00:51 +0000542config HAVE_HARD_RESET
543 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000544 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000545 help
546 This variable specifies whether a given board has a hard_reset
547 function, no matter if it's provided by board code or chipset code.
548
Timothy Pearson44d53422015-05-18 16:04:10 -0500549config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
550 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300551 depends on EARLY_CBMEM_INIT
Timothy Pearson44d53422015-05-18 16:04:10 -0500552 default n
553
Timothy Pearson7b22d842015-08-28 19:52:05 -0500554config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
555 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300556 depends on EARLY_CBMEM_INIT
Timothy Pearson7b22d842015-08-28 19:52:05 -0500557 default n
558 help
559 This should be enabled on certain plaforms, such as the AMD
560 SR565x, that cannot handle concurrent CBFS accesses from
561 multiple APs during early startup.
562
Timothy Pearsonc764c742015-08-28 20:48:17 -0500563config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
564 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300565 depends on EARLY_CBMEM_INIT
Timothy Pearsonc764c742015-08-28 20:48:17 -0500566 default n
567
Aaron Durbina4217912013-04-29 22:31:51 -0500568config HAVE_MONOTONIC_TIMER
569 def_bool n
570 help
571 The board/chipset provides a monotonic timer.
572
Aaron Durbine5e36302014-09-25 10:05:15 -0500573config GENERIC_UDELAY
574 def_bool n
575 depends on HAVE_MONOTONIC_TIMER
576 help
577 The board/chipset uses a generic udelay function utilizing the
578 monotonic timer.
579
Aaron Durbin340ca912013-04-30 09:58:12 -0500580config TIMER_QUEUE
581 def_bool n
582 depends on HAVE_MONOTONIC_TIMER
583 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300584 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500585
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500586config COOP_MULTITASKING
587 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500588 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500589 help
590 Cooperative multitasking allows callbacks to be multiplexed on the
591 main thread of ramstage. With this enabled it allows for multiple
592 execution paths to take place when they have udelay() calls within
593 their code.
594
595config NUM_THREADS
596 int
597 default 4
598 depends on COOP_MULTITASKING
599 help
600 How many execution threads to cooperatively multitask with.
601
Patrick Georgi0588d192009-08-12 15:00:51 +0000602config HAVE_OPTION_TABLE
603 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000604 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000605 help
606 This variable specifies whether a given board has a cmos.layout
607 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000608 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000609
Patrick Georgi0588d192009-08-12 15:00:51 +0000610config PIRQ_ROUTE
611 bool
612 default n
613
614config HAVE_SMI_HANDLER
615 bool
616 default n
617
618config PCI_IO_CFG_EXT
619 bool
620 default n
621
622config IOAPIC
623 bool
624 default n
625
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200626config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700627 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200628 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700629
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000630# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000631config VIDEO_MB
632 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000633 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000634
Myles Watson45bb25f2009-09-22 18:49:08 +0000635config USE_WATCHDOG_ON_BOOT
636 bool
637 default n
638
639config VGA
640 bool
641 default n
642 help
643 Build board-specific VGA code.
644
645config GFXUMA
646 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000647 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000648 help
649 Enable Unified Memory Architecture for graphics.
650
Myles Watsonb8e20272009-10-15 13:35:47 +0000651config HAVE_ACPI_TABLES
652 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000653 help
654 This variable specifies whether a given board has ACPI table support.
655 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000656
657config HAVE_MP_TABLE
658 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000659 help
660 This variable specifies whether a given board has MP table support.
661 It is usually set in mainboard/*/Kconfig.
662 Whether or not the MP table is actually generated by coreboot
663 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000664
665config HAVE_PIRQ_TABLE
666 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000667 help
668 This variable specifies whether a given board has PIRQ table support.
669 It is usually set in mainboard/*/Kconfig.
670 Whether or not the PIRQ table is actually generated by coreboot
671 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000672
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500673config MAX_PIRQ_LINKS
674 int
675 default 4
676 help
677 This variable specifies the number of PIRQ interrupt links which are
678 routable. On most chipsets, this is 4, INTA through INTD. Some
679 chipsets offer more than four links, commonly up to INTH. They may
680 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
681 table specifies links greater than 4, pirq_route_irqs will not
682 function properly, unless this variable is correctly set.
683
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200684config COMMON_FADT
685 bool
686 default n
687
Aaron Durbin9420a522015-11-17 16:31:00 -0600688config ACPI_NHLT
689 bool
690 default n
691 help
692 Build support for NHLT (non HD Audio) ACPI table generation.
693
Myles Watsond73c1b52009-10-26 15:14:07 +0000694#These Options are here to avoid "undefined" warnings.
695#The actual selection and help texts are in the following menu.
696
Uwe Hermann168b11b2009-10-07 16:15:40 +0000697menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000698
Myles Watsonb8e20272009-10-15 13:35:47 +0000699config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800700 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
701 bool
702 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000703 help
704 Generate an MP table (conforming to the Intel MultiProcessor
705 specification 1.4) for this board.
706
707 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000708
Myles Watsonb8e20272009-10-15 13:35:47 +0000709config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800710 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
711 bool
712 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000713 help
714 Generate a PIRQ table for this board.
715
716 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000717
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200718config GENERATE_SMBIOS_TABLES
719 depends on ARCH_X86
720 bool "Generate SMBIOS tables"
721 default y
722 help
723 Generate SMBIOS tables for this board.
724
725 If unsure, say Y.
726
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200727config SMBIOS_PROVIDED_BY_MOBO
728 bool
729 default n
730
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200731config MAINBOARD_SERIAL_NUMBER
732 string "SMBIOS Serial Number"
733 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200734 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200735 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600736 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200737 The Serial Number to store in SMBIOS structures.
738
739config MAINBOARD_VERSION
740 string "SMBIOS Version Number"
741 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200742 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200743 default "1.0"
744 help
745 The Version Number to store in SMBIOS structures.
746
747config MAINBOARD_SMBIOS_MANUFACTURER
748 string "SMBIOS Manufacturer"
749 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200750 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200751 default MAINBOARD_VENDOR
752 help
753 Override the default Manufacturer stored in SMBIOS structures.
754
755config MAINBOARD_SMBIOS_PRODUCT_NAME
756 string "SMBIOS Product name"
757 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200758 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200759 default MAINBOARD_PART_NUMBER
760 help
761 Override the default Product name stored in SMBIOS structures.
762
Myles Watson45bb25f2009-09-22 18:49:08 +0000763endmenu
764
Martin Roth21c06502016-02-04 19:52:27 -0700765source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000766
Uwe Hermann168b11b2009-10-07 16:15:40 +0000767menu "Debugging"
768
769# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000770config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000771 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200772 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100773 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000774 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000775 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000776 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000777
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200778config GDB_WAIT
779 bool "Wait for a GDB connection"
780 default n
781 depends on GDB_STUB
782 help
783 If enabled, coreboot will wait for a GDB connection.
784
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800785config FATAL_ASSERTS
786 bool "Halt when hitting a BUG() or assertion error"
787 default n
788 help
789 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
790
Stefan Reinauerfe422182012-05-02 16:33:18 -0700791config DEBUG_CBFS
792 bool "Output verbose CBFS debug messages"
793 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700794 help
795 This option enables additional CBFS related debug messages.
796
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000797config HAVE_DEBUG_RAM_SETUP
798 def_bool n
799
Uwe Hermann01ce6012010-03-05 10:03:50 +0000800config DEBUG_RAM_SETUP
801 bool "Output verbose RAM init debug messages"
802 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000803 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000804 help
805 This option enables additional RAM init related debug messages.
806 It is recommended to enable this when debugging issues on your
807 board which might be RAM init related.
808
809 Note: This option will increase the size of the coreboot image.
810
811 If unsure, say N.
812
Patrick Georgie82618d2010-10-01 14:50:12 +0000813config HAVE_DEBUG_CAR
814 def_bool n
815
Peter Stuge5015f792010-11-10 02:00:32 +0000816config DEBUG_CAR
817 def_bool n
818 depends on HAVE_DEBUG_CAR
819
820if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000821# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
822# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000823config DEBUG_CAR
824 bool "Output verbose Cache-as-RAM debug messages"
825 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000826 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000827 help
828 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000829endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000830
Myles Watson80e914ff2010-06-01 19:25:31 +0000831config DEBUG_PIRQ
832 bool "Check PIRQ table consistency"
833 default n
834 depends on GENERATE_PIRQ_TABLE
835 help
836 If unsure, say N.
837
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000838config HAVE_DEBUG_SMBUS
839 def_bool n
840
Uwe Hermann01ce6012010-03-05 10:03:50 +0000841config DEBUG_SMBUS
842 bool "Output verbose SMBus debug messages"
843 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000844 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000845 help
846 This option enables additional SMBus (and SPD) debug messages.
847
848 Note: This option will increase the size of the coreboot image.
849
850 If unsure, say N.
851
852config DEBUG_SMI
853 bool "Output verbose SMI debug messages"
854 default n
855 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600856 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000857 help
858 This option enables additional SMI related debug messages.
859
860 Note: This option will increase the size of the coreboot image.
861
862 If unsure, say N.
863
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000864config DEBUG_SMM_RELOCATION
865 bool "Debug SMM relocation code"
866 default n
867 depends on HAVE_SMI_HANDLER
868 help
869 This option enables additional SMM handler relocation related
870 debug messages.
871
872 Note: This option will increase the size of the coreboot image.
873
874 If unsure, say N.
875
Uwe Hermanna953f372010-11-10 00:14:32 +0000876# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
877# printk(BIOS_DEBUG, ...) calls.
878config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800879 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
880 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000881 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000882 help
883 This option enables additional malloc related debug messages.
884
885 Note: This option will increase the size of the coreboot image.
886
887 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300888
889# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
890# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300891config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800892 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
893 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300894 default n
895 help
896 This option enables additional ACPI related debug messages.
897
898 Note: This option will slightly increase the size of the coreboot image.
899
900 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300901
Uwe Hermanna953f372010-11-10 00:14:32 +0000902# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
903# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000904config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800905 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
906 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000907 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000908 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000909 help
910 This option enables additional x86emu related debug messages.
911
912 Note: This option will increase the time to emulate a ROM.
913
914 If unsure, say N.
915
Uwe Hermann01ce6012010-03-05 10:03:50 +0000916config X86EMU_DEBUG
917 bool "Output verbose x86emu debug messages"
918 default n
919 depends on PCI_OPTION_ROM_RUN_YABEL
920 help
921 This option enables additional x86emu related debug messages.
922
923 Note: This option will increase the size of the coreboot image.
924
925 If unsure, say N.
926
927config X86EMU_DEBUG_JMP
928 bool "Trace JMP/RETF"
929 default n
930 depends on X86EMU_DEBUG
931 help
932 Print information about JMP and RETF opcodes from x86emu.
933
934 Note: This option will increase the size of the coreboot image.
935
936 If unsure, say N.
937
938config X86EMU_DEBUG_TRACE
939 bool "Trace all opcodes"
940 default n
941 depends on X86EMU_DEBUG
942 help
943 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000944
Uwe Hermann01ce6012010-03-05 10:03:50 +0000945 WARNING: This will produce a LOT of output and take a long time.
946
947 Note: This option will increase the size of the coreboot image.
948
949 If unsure, say N.
950
951config X86EMU_DEBUG_PNP
952 bool "Log Plug&Play accesses"
953 default n
954 depends on X86EMU_DEBUG
955 help
956 Print Plug And Play accesses made by option ROMs.
957
958 Note: This option will increase the size of the coreboot image.
959
960 If unsure, say N.
961
962config X86EMU_DEBUG_DISK
963 bool "Log Disk I/O"
964 default n
965 depends on X86EMU_DEBUG
966 help
967 Print Disk I/O related messages.
968
969 Note: This option will increase the size of the coreboot image.
970
971 If unsure, say N.
972
973config X86EMU_DEBUG_PMM
974 bool "Log PMM"
975 default n
976 depends on X86EMU_DEBUG
977 help
978 Print messages related to POST Memory Manager (PMM).
979
980 Note: This option will increase the size of the coreboot image.
981
982 If unsure, say N.
983
984
985config X86EMU_DEBUG_VBE
986 bool "Debug VESA BIOS Extensions"
987 default n
988 depends on X86EMU_DEBUG
989 help
990 Print messages related to VESA BIOS Extension (VBE) functions.
991
992 Note: This option will increase the size of the coreboot image.
993
994 If unsure, say N.
995
996config X86EMU_DEBUG_INT10
997 bool "Redirect INT10 output to console"
998 default n
999 depends on X86EMU_DEBUG
1000 help
1001 Let INT10 (i.e. character output) calls print messages to debug output.
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007config X86EMU_DEBUG_INTERRUPTS
1008 bool "Log intXX calls"
1009 default n
1010 depends on X86EMU_DEBUG
1011 help
1012 Print messages related to interrupt handling.
1013
1014 Note: This option will increase the size of the coreboot image.
1015
1016 If unsure, say N.
1017
1018config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1019 bool "Log special memory accesses"
1020 default n
1021 depends on X86EMU_DEBUG
1022 help
1023 Print messages related to accesses to certain areas of the virtual
1024 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
1030config X86EMU_DEBUG_MEM
1031 bool "Log all memory accesses"
1032 default n
1033 depends on X86EMU_DEBUG
1034 help
1035 Print memory accesses made by option ROM.
1036 Note: This also includes accesses to fetch instructions.
1037
1038 Note: This option will increase the size of the coreboot image.
1039
1040 If unsure, say N.
1041
1042config X86EMU_DEBUG_IO
1043 bool "Log IO accesses"
1044 default n
1045 depends on X86EMU_DEBUG
1046 help
1047 Print I/O accesses made by option ROM.
1048
1049 Note: This option will increase the size of the coreboot image.
1050
1051 If unsure, say N.
1052
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001053config X86EMU_DEBUG_TIMINGS
1054 bool "Output timing information"
1055 default n
1056 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1057 help
1058 Print timing information needed by i915tool.
1059
1060 If unsure, say N.
1061
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001062config DEBUG_TPM
1063 bool "Output verbose TPM debug messages"
1064 default n
Vadim Bendebury26588702016-06-02 20:43:19 -07001065 depends on TPM || TPM2
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001066 help
1067 This option enables additional TPM related debug messages.
1068
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001069config DEBUG_SPI_FLASH
1070 bool "Output verbose SPI flash debug messages"
1071 default n
1072 depends on SPI_FLASH
1073 help
1074 This option enables additional SPI flash related debug messages.
1075
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001076config DEBUG_USBDEBUG
1077 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1078 default n
1079 depends on USBDEBUG
1080 help
1081 This option enables additional USB 2.0 debug dongle related messages.
1082
1083 Select this to debug the connection of usbdebug dongle. Note that
1084 you need some other working console to receive the messages.
1085
Stefan Reinauer8e073822012-04-04 00:07:22 +02001086if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1087# Only visible with the right southbridge and loglevel.
1088config DEBUG_INTEL_ME
1089 bool "Verbose logging for Intel Management Engine"
1090 default n
1091 help
1092 Enable verbose logging for Intel Management Engine driver that
1093 is present on Intel 6-series chipsets.
1094endif
1095
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001096config TRACE
1097 bool "Trace function calls"
1098 default n
1099 help
1100 If enabled, every function will print information to console once
1101 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1102 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001103 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001104 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001105
1106config DEBUG_COVERAGE
1107 bool "Debug code coverage"
1108 default n
1109 depends on COVERAGE
1110 help
1111 If enabled, the code coverage hooks in coreboot will output some
1112 information about the coverage data that is dumped.
1113
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001114config DEBUG_BOOT_STATE
1115 bool "Debug boot state machine"
1116 default n
1117 help
1118 Control debugging of the boot state machine. When selected displays
1119 the state boundaries in ramstage.
1120
Uwe Hermann168b11b2009-10-07 16:15:40 +00001121endmenu
1122
Myles Watsond73c1b52009-10-26 15:14:07 +00001123# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001124config ENABLE_APIC_EXT_ID
1125 bool
1126 default n
Myles Watson2e672732009-11-12 16:38:03 +00001127
1128config WARNINGS_ARE_ERRORS
1129 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001130 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001131
Martin Roth77c67b32015-06-25 09:36:27 -06001132# TODO: Remove this when all platforms are fixed.
1133config IASL_WARNINGS_ARE_ERRORS
1134 def_bool y
1135 help
1136 Select to Fail the build if a IASL generates a warning.
1137 This will be defaulted to disabled for the platforms that
1138 currently fail. This allows the REST of the platforms to
1139 have this check enabled while we're working to get those
1140 boards fixed.
1141
1142 DO NOT ADD TO ANY ADDITIONAL PLATFORMS INSTEAD OF FIXING
1143 THE ASL.
1144
Peter Stuge51eafde2010-10-13 06:23:02 +00001145# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1146# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1147# mutually exclusive. One of these options must be selected in the
1148# mainboard Kconfig if the chipset supports enabling and disabling of
1149# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1150# in mainboard/Kconfig to know if the button should be enabled or not.
1151
1152config POWER_BUTTON_DEFAULT_ENABLE
1153 def_bool n
1154 help
1155 Select when the board has a power button which can optionally be
1156 disabled by the user.
1157
1158config POWER_BUTTON_DEFAULT_DISABLE
1159 def_bool n
1160 help
1161 Select when the board has a power button which can optionally be
1162 enabled by the user, e.g. when the board ships with a jumper over
1163 the power switch contacts.
1164
1165config POWER_BUTTON_FORCE_ENABLE
1166 def_bool n
1167 help
1168 Select when the board requires that the power button is always
1169 enabled.
1170
1171config POWER_BUTTON_FORCE_DISABLE
1172 def_bool n
1173 help
1174 Select when the board requires that the power button is always
1175 disabled, e.g. when it has been hardwired to ground.
1176
1177config POWER_BUTTON_IS_OPTIONAL
1178 bool
1179 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1180 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1181 help
1182 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001183
1184config REG_SCRIPT
1185 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001186 default n
1187 help
1188 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001189
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001190config MAX_REBOOT_CNT
1191 int
1192 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001193 help
1194 Internal option that sets the maximum number of bootblock executions allowed
1195 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001196 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001197
1198config CBFS_SIZE
1199 hex
1200 default ROM_SIZE
1201 help
1202 This is the part of the ROM actually managed by CBFS. Set it to be
Elyes HAOUAS45de1fe2016-07-29 07:31:54 +02001203 equal to the full ROM size if that hasn't been overridden by the
Martin Roth59ff3402016-02-09 09:06:46 -07001204 chipset or mainboard.
Lee Leahy10605352016-02-14 17:01:40 -08001205
Lee Leahyfc3741f2016-05-26 17:12:17 -07001206config CREATE_BOARD_CHECKLIST
1207 bool
1208 default n
1209 help
1210 When selected, creates a webpage showing the implementation status for
1211 the board. Routines highlighted in green are complete, yellow are
1212 optional and red are required and must be implemented. A table is
1213 produced for each stage of the boot process except the bootblock. The
1214 red items may be used as an implementation checklist for the board.
1215
1216config MAKE_CHECKLIST_PUBLIC
1217 bool
1218 default n
1219 help
1220 When selected, build/$(CONFIG_MAINBOARD_PART_NUMBER)_checklist.html
1221 is copied into the Documentation/$(CONFIG_MAINBOARD_VENDOR)/Board
1222 directory.
1223
1224config CHECKLIST_DATA_FILE_LOCATION
1225 string
1226 help
1227 Location of the <stage>_complete.dat and <stage>_optional.dat files
1228 that are consumed during checklist processing. <stage>_complete.dat
1229 contains the symbols that are expected to be in the resulting image.
1230 <stage>_optional.dat is a subset of <stage>_complete.dat and contains
1231 a list of weak symbols which the resulting image may consume. Other
1232 symbols contained only in <stage>_complete.dat will be flagged as
1233 required and not implemented if a weak implementation is found in the
1234 resulting image.