blob: 1549719dd02a3b4c45481646f2996214f06c0744 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Arthur Heymans1312ef42023-07-12 18:12:14 +020050config DEFAULT_COMPILER_LLVM_CLANG
51 bool
52 help
53 Allows to override the default compiler. This can for instance be
54 set in site-local/Kconfig.
55
Patrick Georgi23d89cc2010-03-16 01:17:19 +000056choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020057 prompt "Compiler to use"
Arthur Heymans1312ef42023-07-12 18:12:14 +020058 default COMPILER_LLVM_CLANG if DEFAULT_COMPILER_LLVM_CLANG
Patrick Georgi23d89cc2010-03-16 01:17:19 +000059 default COMPILER_GCC
60 help
61 This option allows you to select the compiler used for building
62 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070063 You must build the coreboot crosscompiler for the board that you
64 have selected.
65
66 To build all the GCC crosscompilers (takes a LONG time), run:
67 make crossgcc
68
69 For help on individual architectures, run the command:
70 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000071
72config COMPILER_GCC
73 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
75 Use the GNU Compiler Collection (GCC) to build coreboot.
76
77 For details see http://gcc.gnu.org.
78
Patrick Georgi23d89cc2010-03-16 01:17:19 +000079config COMPILER_LLVM_CLANG
Arthur Heymans5b528bc2022-03-24 10:38:54 +010080 bool "LLVM/clang"
81 depends on ALLOW_EXPERIMENTAL_CLANG || ARCH_SUPPORTS_CLANG
Uwe Hermannad8c95f2012-04-12 22:00:03 +020082 help
Martin Rotha5a628e82016-01-19 12:01:09 -070083 Use LLVM/clang to build coreboot. To use this, you must build the
84 coreboot version of the clang compiler. Run the command
85 make clang
Arthur Heymans5b528bc2022-03-24 10:38:54 +010086 Note that Clang is not currently working on all architectures.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020087
88 For details see http://clang.llvm.org.
89
Patrick Georgi23d89cc2010-03-16 01:17:19 +000090endchoice
91
Arthur Heymans5b528bc2022-03-24 10:38:54 +010092config ARCH_SUPPORTS_CLANG
93 bool
94 help
95 Opt-in flag for architectures that generally work well with CLANG.
96 By default the option would be hidden.
97
98config ALLOW_EXPERIMENTAL_CLANG
99 bool "Allow experimental LLVM/Clang"
100 depends on !ARCH_SUPPORTS_CLANG
101 help
102 On some architectures CLANG does not work that well.
103 Use this only to try to get CLANG working.
104
Patrick Georgi9b0de712013-12-29 18:45:23 +0100105config ANY_TOOLCHAIN
106 bool "Allow building with any toolchain"
107 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +0100108 help
109 Many toolchains break when building coreboot since it uses quite
Martin Roth4ef61b12022-05-28 12:34:44 -0600110 unusual linker features. Unless developers explicitly request it,
Patrick Georgi9b0de712013-12-29 18:45:23 +0100111 we'll have to assume that they use their distro compiler by mistake.
112 Make sure that using patched compilers is a conscious decision.
113
Patrick Georgi516a2a72010-03-25 21:45:25 +0000114config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200115 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000116 default n
117 help
118 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200119
120 Requires the ccache utility in your system $PATH.
121
122 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000123
Martin Roth461c33b2022-09-27 18:13:48 -0600124config IWYU
125 bool "Test platform with include-what-you-use"
126 help
127 This runs each source file through the include-what-you-use tool
128 to check the header includes.
129
Sol Boucher69b88bf2015-02-26 11:47:19 -0800130config FMD_GENPARSER
131 bool "Generate flashmap descriptor parser using flex and bison"
132 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800133 help
134 Enable this option if you are working on the flashmap descriptor
135 parser and made changes to fmd_scanner.l or fmd_parser.y.
136
137 Otherwise, say N to use the provided pregenerated scanner/parser.
138
Martin Rothf411b702017-04-09 19:12:42 -0600139config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200140 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000141 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000142 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200143 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100144 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200145
Sol Boucher69b88bf2015-02-26 11:47:19 -0800146 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000147
Angel Pons17852e62021-05-20 15:30:59 +0200148choice
149 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200150 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200151 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100152 default USE_UEFI_VARIABLE_STORE if DRIVERS_EFI_VARIABLE_STORE && \
153 PAYLOAD_EDK2 && SMMSTORE_V2
Angel Pons17852e62021-05-20 15:30:59 +0200154
155config OPTION_BACKEND_NONE
156 bool "None"
157
Joe Korty6d772522010-05-19 18:41:15 +0000158config USE_OPTION_TABLE
159 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000160 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000161 help
162 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200163 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000164
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100165config USE_UEFI_VARIABLE_STORE
166 bool "Use UEFI variable-store in SPI flash as option backend"
167 depends on DRIVERS_EFI_VARIABLE_STORE
168 depends on SMMSTORE_V2
169 help
170 Enable this option if coreboot shall read/write options from the
171 SMMSTORE region within the SPI flash. The region must be formatted
172 by the payload first before it can be used.
173
Angel Pons9bc780f2021-05-20 16:43:08 +0200174config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
175 bool "Use mainboard-specific option backend"
176 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
177 help
178 Use a mainboard-specific mechanism to access runtime-configurable
179 options.
180
Angel Pons17852e62021-05-20 15:30:59 +0200181endchoice
182
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600183config STATIC_OPTION_TABLE
184 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600185 depends on USE_OPTION_TABLE
186 help
187 Enable this option to reset "CMOS" NVRAM values to default on
188 every boot. Use this if you want the NVRAM configuration to
189 never be modified from its default values.
190
Martin Roth40729a52023-01-04 17:26:21 -0700191config MB_COMPRESS_RAMSTAGE_LZ4
192 bool
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000193 help
Martin Roth40729a52023-01-04 17:26:21 -0700194 Select this in a mainboard to use LZ4 compression by default
195
196choice
197 prompt "Ramstage compression"
198 depends on HAVE_RAMSTAGE && !UNCOMPRESSED_RAMSTAGE
199 default COMPRESS_RAMSTAGE_LZ4 if MB_COMPRESS_RAMSTAGE_LZ4
200 default COMPRESS_RAMSTAGE_LZMA
201
202config COMPRESS_RAMSTAGE_LZMA
203 bool "Compress ramstage with LZMA"
204 help
205 Compress ramstage with LZMA to save memory in the flash image.
206
207config COMPRESS_RAMSTAGE_LZ4
208 bool "Compress ramstage with LZ4"
209 help
210 LZ4 doesn't give as good compression as LZMA, but decompresses much
211 faster. For large binaries such as ramstage, it's typically best to
212 use LZMA, but there can be cases where the faster decompression of
213 LZ4 can lead to a faster boot time. Testing on each individual board
214 is typically going to be needed due to the large number of factors
215 that can influence the decision. Binary size, CPU speed, ROM read
216 speed, cache, and other factors all play a part.
217
218 If you're not sure, stick with LZMA.
219
220endchoice
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000221
Julius Werner09f29212015-09-29 13:51:35 -0700222config COMPRESS_PRERAM_STAGES
223 bool "Compress romstage and verstage with LZ4"
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100224 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -0700225 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700226 help
227 Compress romstage and (if it exists) verstage with LZ4 to save flash
228 space and speed up boot, since the time for reading the image from SPI
229 (and in the vboot case verifying it) is usually much greater than the
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100230 time spent decompressing. Doesn't work for XIP stages for obvious
231 reasons.
Julius Werner09f29212015-09-29 13:51:35 -0700232
Julius Werner99f46832018-05-16 14:14:04 -0700233config COMPRESS_BOOTBLOCK
234 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530235 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700236 help
237 This option can be used to compress the bootblock with LZ4 and attach
238 a small self-decompression stub to its front. This can drastically
239 reduce boot time on platforms where the bootblock is loaded over a
240 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200241 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700242 SoC memlayout and possibly extra support code, it should not be
243 user-selectable. (There's no real point in offering this to the user
244 anyway... if it works and saves boot time, you would always want it.)
245
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200246config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200247 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700248 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200249 help
250 Include the .config file that was used to compile coreboot
251 in the (CBFS) ROM image. This is useful if you want to know which
252 options were used to build a specific coreboot.rom image.
253
Daniele Forsi53847a22014-07-22 18:00:56 +0200254 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200255
Julius Werner4924cdb2022-11-16 17:48:46 -0800256 You can then use cbfstool to extract the config from a final image:
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200257
Julius Werner4924cdb2022-11-16 17:48:46 -0800258 cbfstool coreboot.rom extract -n config -f <output file path>
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200259
260 Alternatively, you can also use cbfstool to print the image
261 contents (including the raw 'config' item we're looking for).
262
263 Example:
264
265 $ cbfstool coreboot.rom print
266 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
267 offset 0x0
268 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600269
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200270 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100271 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200272 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200273 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200274 fallback/payload 0x80dc0 payload 51526
275 config 0x8d740 raw 3324
276 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200277
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700278config COLLECT_TIMESTAMPS
279 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200280 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700281 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200282 Make coreboot create a table of timer-ID/timer-value pairs to
283 allow measuring time spent at different phases of the boot process.
284
Martin Rothb22bbe22018-03-07 15:32:16 -0700285config TIMESTAMPS_ON_CONSOLE
286 bool "Print the timestamp values on the console"
287 default n
288 depends on COLLECT_TIMESTAMPS
289 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200290 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700291
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200292config USE_BLOBS
293 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100294 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200295 help
296 This draws in the blobs repository, which contains binary files that
297 might be required for some chipsets or boards.
298 This flag ensures that a "Free" option remains available for users.
299
Marshall Dawson20ce4002019-10-28 15:55:03 -0600300config USE_AMD_BLOBS
301 bool "Allow AMD blobs repository (with license agreement)"
302 depends on USE_BLOBS
303 help
304 This draws in the amd_blobs repository, which contains binary files
305 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
306 etc. Selecting this item to download or clone the repo implies your
307 agreement to the AMD license agreement. A copy of the license text
308 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
309 and your copy of the license is present in the repo once downloaded.
310
311 Note that for some products, omitting PSP, SMU images, or other items
312 may result in a nonbooting coreboot.rom.
313
Julius Wernerbc1cb382020-06-18 15:03:22 -0700314config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000315 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700316 depends on USE_BLOBS
317 help
318 This draws in the qc_blobs repository, which contains binary files
319 distributed by Qualcomm that are required to build firmware for
320 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
321 firmware). If you say Y here you are implicitly agreeing to the
322 Qualcomm license agreement which can be found at:
323 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
324
325 *****************************************************
326 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
327 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
328 *****************************************************
329
330 Not selecting this option means certain Qualcomm SoCs and related
331 mainboards cannot be built and will be hidden from the "Mainboards"
332 section.
333
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800334config COVERAGE
335 bool "Code coverage support"
336 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800337 help
338 Add code coverage support for coreboot. This will store code
339 coverage information in CBMEM for extraction from user space.
340 If unsure, say N.
341
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700342config UBSAN
343 bool "Undefined behavior sanitizer support"
344 default n
345 help
346 Instrument the code with checks for undefined behavior. If unsure,
347 say N because it adds a small performance penalty and may abort
348 on code that happens to work in spite of the UB.
349
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700350config HAVE_ASAN_IN_ROMSTAGE
351 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700352 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700353
354config ASAN_IN_ROMSTAGE
355 bool
356 default n
357 help
358 Enable address sanitizer in romstage for platform.
359
360config HAVE_ASAN_IN_RAMSTAGE
361 bool
362 default n
363
364config ASAN_IN_RAMSTAGE
365 bool
366 default n
367 help
368 Enable address sanitizer in ramstage for platform.
369
370config ASAN
371 bool "Address sanitizer support"
372 default n
373 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
374 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Arthur Heymans25a0c672022-03-24 00:15:46 +0100375 depends on COMPILER_GCC
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700376 help
377 Enable address sanitizer - runtime memory debugger,
378 designed to find out-of-bounds accesses and use-after-scope bugs.
379
380 This feature consumes up to 1/8 of available memory and brings about
381 ~1.5x performance slowdown.
382
383 If unsure, say N.
384
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700385if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700386 comment "Before using this feature, make sure that "
387 comment "asan_shadow_offset_callback patch is applied to GCC."
388endif
389
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200390choice
391 prompt "Stage Cache for ACPI S3 resume"
Reka Norman166c3032022-12-19 11:11:48 +1100392 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || MAINBOARD_DISABLE_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200393 default TSEG_STAGE_CACHE if SMM_TSEG
394
395config NO_STAGE_CACHE
396 bool "Disabled"
397 help
398 Do not save any component in stage cache for resume path. On resume,
399 all components would be read back from CBFS again.
400
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300401config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200402 bool "TSEG"
403 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200404 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300405 The option enables stage cache support for platform. Platform
406 can stash copies of postcar, ramstage and raw runtime data
407 inside SMM TSEG, to be restored on S3 resume path.
408
409config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200410 bool "CBMEM"
411 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300412 help
413 The option enables stage cache support for platform. Platform
414 can stash copies of postcar, ramstage and raw runtime data
415 inside CBMEM.
416
417 While the approach is faster than reloading stages from boot media
418 it is also a possible attack scenario via which OS can possibly
419 circumvent SMM locks and SPI write protections.
420
421 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200422
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200423endchoice
424
Reka Norman166c3032022-12-19 11:11:48 +1100425config MAINBOARD_DISABLE_STAGE_CACHE
426 bool
427 help
428 Selected by mainboards which wish to disable the stage cache.
429 E.g. mainboards which don't use S3 resume in the field may wish to
430 disable it to save boot time at the cost of increasing S3 resume time.
431
Stefan Reinauer58470e32014-10-17 13:08:36 +0200432config UPDATE_IMAGE
433 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200434 help
435 If this option is enabled, no new coreboot.rom file
436 is created. Instead it is expected that there already
437 is a suitable file for further processing.
438 The bootblock will not be modified.
439
Martin Roth5942e062016-01-20 14:59:21 -0700440 If unsure, select 'N'
441
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400442config BOOTSPLASH_IMAGE
443 bool "Add a bootsplash image"
444 help
445 Select this option if you have a bootsplash image that you would
446 like to add to your ROM.
447
448 This will only add the image to the ROM. To actually run it check
449 options under 'Display' section.
450
451config BOOTSPLASH_FILE
452 string "Bootsplash path and filename"
453 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700454 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400455 help
456 The path and filename of the file to use as graphical bootsplash
Nico Huber799e79d2023-07-16 19:24:13 +0200457 screen. The file format has to be JPEG with YCC 4:2:0 color sampling
458 unless converted with "Pre-process bootsplash file with ImageMagick".
459
460 The image can only be displayed by coreboot if it's smaller or has
461 the same size as the framebuffer resolution. Width and height have
462 to be a multiple of 16 pixels.
463
464 Setting these constraints allows a leaner implementation in coreboot.
465 The minimum necessary ImageMagick command line seems to be:
466 $ convert input.img -colorspace YCC -sampling-factor 4:2:0 bootsplash.jpg
467
468config BOOTSPLASH_CONVERT
469 bool "Pre-process bootsplash file with ImageMagick"
470 depends on BOOTSPLASH_IMAGE
471 help
472 Use ImageMagick (`convert` program) to convert a bootsplash image
473 to the supported JPEG format.
474
475config BOOTSPLASH_CONVERT_QUALITY
476 int "Bootsplash JPEG target quality (%)"
477 depends on BOOTSPLASH_CONVERT
478 range 1 100
479 # Default value set at the end of the file
480
481config BOOTSPLASH_CONVERT_RESIZE
482 bool "Resize bootsplash image"
483 depends on BOOTSPLASH_CONVERT
484 help
485 Resize the image to the given resolution. Aspect ratio will be kept,
486 adding black bars as necessary.
487
488config BOOTSPLASH_CONVERT_RESOLUTION
489 string "Bootsplash image target size"
490 depends on BOOTSPLASH_CONVERT_RESIZE
491 # Default value set at the end of the file
492 help
493 Target image resolution given as <width>x<height>, e.g. 1024x768.
494 Values not divisible by 16 will be rounded down.
495
496 When using coreboot to display the bootsplash image (CONFIG_BOOTSPLASH),
497 set this lower or equal to the minimum resolution you expect.
498
499config BOOTSPLASH_CONVERT_COLORSWAP
500 bool "Swap red and blue color channels"
501 depends on BOOTSPLASH_CONVERT
502 help
503 The JPEG decoder currently ignores the framebuffer color order.
504 If your colors seem all wrong, try this option.
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400505
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700506config FW_CONFIG
507 bool "Firmware Configuration Probing"
508 default n
509 help
510 Enable support for probing devices with fw_config. This is a simple
511 bitmask broken into fields and options for probing.
512
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700513config FW_CONFIG_SOURCE_CHROMEEC_CBI
514 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
515 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
516 default n
517 help
518 This option tells coreboot to read the firmware configuration value
519 from the Google Chrome Embedded Controller CBI interface. This source
520 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
521 found in CBFS.
522
Wonkyu Kim38649732021-11-01 20:15:30 -0700523config FW_CONFIG_SOURCE_CBFS
524 bool "Obtain Firmware Configuration value from CBFS"
525 depends on FW_CONFIG
526 default n
527 help
528 With this option enabled coreboot will look for the 32bit firmware
529 configuration value in CBFS at the selected prefix with the file name
530 "fw_config". This option will override other sources and allow the
531 local image to preempt the mainboard selected source and can be used as
532 FW_CONFIG_SOURCE_CHROMEEC_CBI fallback option.
533
Wonkyu Kim43e26922021-11-01 20:55:25 -0700534config FW_CONFIG_SOURCE_VPD
535 bool "Obtain Firmware Configuration value from VPD"
536 depends on FW_CONFIG && VPD
537 default n
538 help
539 With this option enabled coreboot will look for the 32bit firmware
540 configuration value in VPD key name "fw_config". This option will
541 override other sources and allow the local image to preempt the mainboard
542 selected source and can be used for other FW_CONFIG_SOURCEs fallback option.
543
Nico Huber94cdec62019-06-06 19:36:02 +0200544config HAVE_RAMPAYLOAD
545 bool
546
Subrata Banik7e893a02019-05-06 14:17:41 +0530547config RAMPAYLOAD
548 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530549 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200550 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530551 help
552 If this option is enabled, coreboot flow will skip ramstage
553 loading and execution of ramstage to load payload.
554
555 Instead it is expected to load payload from postcar stage itself.
556
557 In this flow coreboot will perform basic x86 initialization
558 (DRAM resource allocation), MTRR programming,
559 Skip PCI enumeration logic and only allocate BAR for fixed devices
560 (bootable devices, TPM over GSPI).
561
Subrata Banik37bead62020-02-09 19:13:52 +0530562config HAVE_CONFIGURABLE_RAMSTAGE
563 bool
564
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000565config CONFIGURABLE_RAMSTAGE
566 bool "Enable a configurable ramstage."
567 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530568 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000569 help
570 A configurable ramstage allows you to select which parts of the ramstage
571 to run. Currently, we can only select a minimal PCI scanning step.
572 The minimal PCI scanning will only check those parts that are enabled
573 in the devicetree.cb. By convention none of those devices should be bridges.
574
575config MINIMAL_PCI_SCANNING
576 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530577 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000578 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530579 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000580 marked as mandatory in devicetree.cb
Maximilian Brune1d7a9de2022-04-14 14:54:16 +0200581
582menu "Software Bill Of Materials (SBOM)"
583
584source "src/sbom/Kconfig"
585
586endmenu
Uwe Hermannc04be932009-10-05 13:55:28 +0000587endmenu
588
Martin Roth026e4dc2015-06-19 23:17:15 -0600589menu "Mainboard"
590
Stefan Reinauera48ca842015-04-04 01:58:28 +0200591source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000592
Marshall Dawsone9375132016-09-04 08:38:33 -0600593config DEVICETREE
594 string
595 default "devicetree.cb"
596 help
597 This symbol allows mainboards to select a different file under their
598 mainboard directory for the devicetree.cb file. This allows the board
599 variants that need different devicetrees to be in the same directory.
600
601 Examples: "devicetree.variant.cb"
602 "variant/devicetree.cb"
603
Furquan Shaikhf2419982018-06-21 18:50:48 -0700604config OVERRIDE_DEVICETREE
605 string
606 default ""
607 help
608 This symbol allows variants to provide an override devicetree file to
609 override the registers and/or add new devices on top of the ones
610 provided by baseboard devicetree using CONFIG_DEVICETREE.
611
612 Examples: "devicetree.variant-override.cb"
613 "variant/devicetree-override.cb"
614
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200615config FMDFILE
616 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200617 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200618 default ""
619 help
620 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
621 but in some cases more complex setups are required.
622 When an fmd is specified, it overrides the default format.
623
Arthur Heymans965881b2019-09-25 13:18:52 +0200624config CBFS_SIZE
625 hex "Size of CBFS filesystem in ROM"
626 depends on FMDFILE = ""
627 # Default value set at the end of the file
628 help
629 This is the part of the ROM actually managed by CBFS, located at the
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400630 end of the ROM (passed through cbfstool -o) on x86 and at the start
Arthur Heymans965881b2019-09-25 13:18:52 +0200631 of the ROM (passed through cbfstool -s) everywhere else. It defaults
632 to span the whole ROM on all but Intel systems that use an Intel Firmware
633 Descriptor. It can be overridden to make coreboot live alongside other
634 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
635 binaries. This symbol should only be used to generate a default FMAP and
636 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
637
Martin Rothda1ca202015-12-26 16:51:16 -0700638endmenu
639
Martin Rothb09a5692016-01-24 19:38:33 -0700640# load site-local kconfig to allow user specific defaults and overrides
641source "site-local/Kconfig"
642
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200643config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600644 default n
645 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200646
Duncan Laurie8312df42019-02-01 11:33:57 -0800647config SYSTEM_TYPE_TABLET
648 default n
649 bool
650
651config SYSTEM_TYPE_DETACHABLE
652 default n
653 bool
654
655config SYSTEM_TYPE_CONVERTIBLE
656 default n
657 bool
658
Werner Zehc0fb3612016-01-14 15:08:36 +0100659config CBFS_AUTOGEN_ATTRIBUTES
660 default n
661 bool
662 help
663 If this option is selected, every file in cbfs which has a constraint
664 regarding position or alignment will get an additional file attribute
665 which describes this constraint.
666
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000667menu "Chipset"
668
Duncan Lauried2119762015-06-08 18:11:56 -0700669comment "SoC"
Martin Roth7e486862022-06-22 20:58:06 -0600670source "src/soc/*/*/Kconfig"
671source "src/soc/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000672comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200673source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000674comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200675source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100676source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000677comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200678source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100679source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000680comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200681source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000682comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200683source "src/ec/acpi/Kconfig"
684source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000685
Martin Roth59aa2b12015-06-20 16:17:12 -0600686source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600687source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600688
Martin Rothe1523ec2015-06-19 22:30:43 -0600689source "src/arch/*/Kconfig"
690
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700691config CHIPSET_DEVICETREE
692 string
693 default ""
694 help
695 This symbol allows a chipset to provide a set of default settings in
696 a devicetree which are common to all mainboards. This may include
697 devices (including alias names), chip drivers, register settings,
698 and others. This path is relative to the src/ directory.
699
700 Example: "chipset.cb"
701
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000702endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000703
Stefan Reinauera48ca842015-04-04 01:58:28 +0200704source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800705
Rudolf Marekd9c25492010-05-16 15:31:53 +0000706menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200707source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800708source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000709source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700710source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000711endmenu
712
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200713menu "Security"
714
715source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100716source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200717
718endmenu
719
Martin Roth09210a12016-05-17 11:28:23 -0600720source "src/acpi/Kconfig"
721
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500722# This option is for the current boards/chipsets where SPI flash
723# is not the boot device. Currently nearly all boards/chipsets assume
724# SPI flash is the boot device.
725config BOOT_DEVICE_NOT_SPI_FLASH
726 bool
727 default n
728
729config BOOT_DEVICE_SPI_FLASH
730 bool
731 default y if !BOOT_DEVICE_NOT_SPI_FLASH
732 default n
733
Aaron Durbin16c173f2016-08-11 14:04:10 -0500734config BOOT_DEVICE_MEMORY_MAPPED
735 bool
736 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
737 default n
738 help
739 Inform system if SPI is memory-mapped or not.
740
Aaron Durbine8e118d2016-08-12 15:00:10 -0500741config BOOT_DEVICE_SUPPORTS_WRITES
742 bool
743 default n
744 help
745 Indicate that the platform has writable boot device
746 support.
747
Patrick Georgi0770f252015-04-22 13:28:21 +0200748config RTC
749 bool
750 default n
751
Patrick Georgi0588d192009-08-12 15:00:51 +0000752config HEAP_SIZE
753 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500754 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000755 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000756
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700757config STACK_SIZE
758 hex
Arthur Heymans3951bc72022-05-23 23:28:44 +0200759 default 0x2000 if ARCH_X86
Julius Werner66a476a2015-10-12 16:45:21 -0700760 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700761
Patrick Georgi0588d192009-08-12 15:00:51 +0000762config MAX_CPUS
763 int
764 default 1
765
Stefan Reinauera48ca842015-04-04 01:58:28 +0200766source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000767
Arthur Heymanscbc5d3f2023-04-25 15:48:46 +0200768config ACPI_S1_NOT_SUPPORTED
769 bool
770 default n
771 help
772 Set this to 'y' on platforms that do not support ACPI S1 state.
773
Patrick Georgi0588d192009-08-12 15:00:51 +0000774config HAVE_ACPI_RESUME
775 bool
776 default n
777
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100778config DISABLE_ACPI_HIBERNATE
779 bool
780 default n
781 help
782 Removes S4 from the available sleepstates
783
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600784config RESUME_PATH_SAME_AS_BOOT
785 bool
786 default y if ARCH_X86
787 depends on HAVE_ACPI_RESUME
788 help
789 This option indicates that when a system resumes it takes the
790 same path as a regular boot. e.g. an x86 system runs from the
791 reset vector at 0xfffffff0 on both resume and warm/cold boot.
792
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300793config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500794 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300795
796config HAVE_MONOTONIC_TIMER
797 bool
798 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300799 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500800 help
801 The board/chipset provides a monotonic timer.
802
Aaron Durbine5e36302014-09-25 10:05:15 -0500803config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300804 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500805 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300806 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500807 help
808 The board/chipset uses a generic udelay function utilizing the
809 monotonic timer.
810
Aaron Durbin340ca912013-04-30 09:58:12 -0500811config TIMER_QUEUE
812 def_bool n
813 depends on HAVE_MONOTONIC_TIMER
814 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300815 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500816
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500817config COOP_MULTITASKING
818 def_bool n
Raul E Rangel199c45c2021-11-02 11:29:33 -0600819 select TIMER_QUEUE
Arthur Heymansf4c11dc2022-11-01 23:48:32 +0100820 depends on ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500821 help
822 Cooperative multitasking allows callbacks to be multiplexed on the
Raul E Rangel199c45c2021-11-02 11:29:33 -0600823 main thread. With this enabled it allows for multiple execution paths
824 to take place when they have udelay() calls within their code.
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500825
826config NUM_THREADS
827 int
828 default 4
829 depends on COOP_MULTITASKING
830 help
831 How many execution threads to cooperatively multitask with.
832
Angel Pons9bc780f2021-05-20 16:43:08 +0200833config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
834 bool
835 help
836 Selected by mainboards which implement a mainboard-specific mechanism
837 to access the values for runtime-configurable options. For example, a
838 custom BMC interface or an EEPROM with an externally-imposed layout.
839
Patrick Georgi0588d192009-08-12 15:00:51 +0000840config HAVE_OPTION_TABLE
841 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000842 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000843 help
844 This variable specifies whether a given board has a cmos.layout
845 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000846 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000847
Angel Ponsf206cda2021-05-17 12:12:39 +0200848config CMOS_LAYOUT_FILE
849 string
850 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
851 depends on HAVE_OPTION_TABLE
852
Patrick Georgi0588d192009-08-12 15:00:51 +0000853config PCI_IO_CFG_EXT
854 bool
855 default n
856
857config IOAPIC
858 bool
Kyösti Mälkkic25ecb52021-06-06 08:28:16 +0300859 default y if SMP
Patrick Georgi0588d192009-08-12 15:00:51 +0000860 default n
861
Myles Watson45bb25f2009-09-22 18:49:08 +0000862config USE_WATCHDOG_ON_BOOT
863 bool
864 default n
865
Myles Watson45bb25f2009-09-22 18:49:08 +0000866config GFXUMA
867 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000868 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000869 help
870 Enable Unified Memory Architecture for graphics.
871
Myles Watsonb8e20272009-10-15 13:35:47 +0000872config HAVE_MP_TABLE
873 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000874 help
875 This variable specifies whether a given board has MP table support.
876 It is usually set in mainboard/*/Kconfig.
877 Whether or not the MP table is actually generated by coreboot
878 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000879
880config HAVE_PIRQ_TABLE
881 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000882 help
883 This variable specifies whether a given board has PIRQ table support.
884 It is usually set in mainboard/*/Kconfig.
885 Whether or not the PIRQ table is actually generated by coreboot
886 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000887
Aaron Durbin9420a522015-11-17 16:31:00 -0600888config ACPI_NHLT
889 bool
890 default n
891 help
892 Build support for NHLT (non HD Audio) ACPI table generation.
893
Myles Watsond73c1b52009-10-26 15:14:07 +0000894#These Options are here to avoid "undefined" warnings.
895#The actual selection and help texts are in the following menu.
896
Uwe Hermann168b11b2009-10-07 16:15:40 +0000897menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000898
Myles Watsonb8e20272009-10-15 13:35:47 +0000899config GENERATE_MP_TABLE
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300900 prompt "Generate an MP table" if HAVE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800901 bool
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300902 default HAVE_MP_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000903 help
904 Generate an MP table (conforming to the Intel MultiProcessor
905 specification 1.4) for this board.
906
907 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000908
Myles Watsonb8e20272009-10-15 13:35:47 +0000909config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800910 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
911 bool
912 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000913 help
914 Generate a PIRQ table for this board.
915
916 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000917
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200918config GENERATE_SMBIOS_TABLES
919 depends on ARCH_X86
920 bool "Generate SMBIOS tables"
921 default y
922 help
923 Generate SMBIOS tables for this board.
924
925 If unsure, say Y.
926
Angel Pons437da712021-09-03 16:51:40 +0200927config SMBIOS_TYPE41_PROVIDED_BY_DEVTREE
928 bool
929 depends on ARCH_X86
930 help
931 If enabled, only generate SMBIOS Type 41 entries for PCI devices in
932 the devicetree for which Type 41 information is provided, e.g. with
933 the `smbios_dev_info` devicetree syntax. This is useful to manually
934 assign specific instance IDs to onboard devices irrespective of the
935 device traversal order. It is assumed that instance IDs for devices
936 of the same class are unique.
937 When disabled, coreboot autogenerates SMBIOS Type 41 entries for all
938 appropriate PCI devices in the devicetree. Instance IDs are assigned
939 successive numbers from a monotonically increasing counter, with one
940 counter for each device class.
941
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200942config SMBIOS_PROVIDED_BY_MOBO
943 bool
944 default n
945
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200946if GENERATE_SMBIOS_TABLES
947
Hao Wang634c7a42022-06-14 10:56:40 +0800948config BIOS_VENDOR
949 prompt "SMBIOS BIOS Vendor name"
950 string
951 default "coreboot"
952 help
953 The BIOS Vendor name to store in the SMBIOS Type0 table.
954
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200955config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100956 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
957 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200958 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600959 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200960 The Serial Number to store in SMBIOS structures.
961
962config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100963 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
964 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200965 default "1.0"
966 help
967 The Version Number to store in SMBIOS structures.
968
969config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100970 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
971 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200972 default MAINBOARD_VENDOR
973 help
974 Override the default Manufacturer stored in SMBIOS structures.
975
976config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100977 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
978 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200979 default MAINBOARD_PART_NUMBER
980 help
981 Override the default Product name stored in SMBIOS structures.
982
Johnny Linc746a742020-06-03 11:44:22 +0800983config VPD_SMBIOS_VERSION
984 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
985 default n
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200986 depends on VPD
Johnny Linc746a742020-06-03 11:44:22 +0800987 help
988 Selecting this option will read firmware_version from
989 VPD_RO and override SMBIOS type 0 version. One special
990 scenario of using this feature is to assign a BIOS version
991 to a coreboot image without the need to rebuild from source.
992
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200993endif
994
Myles Watson45bb25f2009-09-22 18:49:08 +0000995endmenu
996
Martin Roth21c06502016-02-04 19:52:27 -0700997source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000998
Uwe Hermann168b11b2009-10-07 16:15:40 +0000999menu "Debugging"
1000
Nico Huberd67edca2018-11-13 19:28:07 +01001001comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +01001002source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +01001003
Arthur Heymans71bd7e42019-10-20 14:20:53 +02001004comment "BLOB Debug Settings"
1005source "src/drivers/intel/fsp*/Kconfig.debug_blob"
1006
Nico Huberd67edca2018-11-13 19:28:07 +01001007comment "General Debug Settings"
1008
Uwe Hermann168b11b2009-10-07 16:15:40 +00001009# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +00001010config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +00001011 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +02001012 default n
Arthur Heymans8e980132019-11-04 09:33:04 +01001013 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +00001014 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +00001015 If enabled, you will be able to set breakpoints for gdb debugging.
Elyes Haouas95231b22022-02-16 22:37:44 +01001016 See src/arch/x86/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +00001017
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001018config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +01001019 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001020 default n
1021 depends on GDB_STUB
1022 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +01001023 If enabled, coreboot will wait for a GDB connection in the ramstage.
1024
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001025
Julius Wernerd82e0cf2015-02-17 17:27:23 -08001026config FATAL_ASSERTS
1027 bool "Halt when hitting a BUG() or assertion error"
1028 default n
1029 help
1030 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
1031
Nico Huber371a6672018-11-13 22:06:40 +01001032config HAVE_DEBUG_GPIO
1033 bool
1034
1035config DEBUG_GPIO
1036 bool "Output verbose GPIO debug messages"
1037 depends on HAVE_DEBUG_GPIO
1038
Stefan Reinauerfe422182012-05-02 16:33:18 -07001039config DEBUG_CBFS
1040 bool "Output verbose CBFS debug messages"
1041 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -07001042 help
1043 This option enables additional CBFS related debug messages.
1044
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001045config HAVE_DEBUG_RAM_SETUP
1046 def_bool n
1047
Uwe Hermann01ce6012010-03-05 10:03:50 +00001048config DEBUG_RAM_SETUP
1049 bool "Output verbose RAM init debug messages"
1050 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001051 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +00001052 help
1053 This option enables additional RAM init related debug messages.
1054 It is recommended to enable this when debugging issues on your
1055 board which might be RAM init related.
1056
1057 Note: This option will increase the size of the coreboot image.
1058
1059 If unsure, say N.
1060
Myles Watson80e914ff2010-06-01 19:25:31 +00001061config DEBUG_PIRQ
1062 bool "Check PIRQ table consistency"
1063 default n
1064 depends on GENERATE_PIRQ_TABLE
1065 help
1066 If unsure, say N.
1067
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001068config HAVE_DEBUG_SMBUS
1069 def_bool n
1070
Uwe Hermann01ce6012010-03-05 10:03:50 +00001071config DEBUG_SMBUS
1072 bool "Output verbose SMBus debug messages"
1073 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001074 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +00001075 help
1076 This option enables additional SMBus (and SPD) debug messages.
1077
1078 Note: This option will increase the size of the coreboot image.
1079
1080 If unsure, say N.
1081
1082config DEBUG_SMI
1083 bool "Output verbose SMI debug messages"
1084 default n
1085 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +02001086 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +00001087 help
1088 This option enables additional SMI related debug messages.
1089
1090 Note: This option will increase the size of the coreboot image.
1091
1092 If unsure, say N.
1093
Kyösti Mälkki94464472020-06-13 13:45:42 +03001094config DEBUG_PERIODIC_SMI
1095 bool "Trigger SMI periodically"
1096 depends on DEBUG_SMI
1097
Uwe Hermanna953f372010-11-10 00:14:32 +00001098# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1099# printk(BIOS_DEBUG, ...) calls.
1100config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -07001101 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001102 bool
Uwe Hermanna953f372010-11-10 00:14:32 +00001103 default n
Uwe Hermanna953f372010-11-10 00:14:32 +00001104 help
1105 This option enables additional malloc related debug messages.
1106
1107 Note: This option will increase the size of the coreboot image.
1108
1109 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +03001110
Marc Jones5b5c52e2020-10-12 11:44:46 -06001111# Only visible if DEBUG_SPEW (8) is set.
1112config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -07001113 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -06001114 default n
1115 help
1116 This option enables additional PCI memory and IO debug messages.
1117 Note: This option will increase the size of the coreboot image.
1118 If unsure, say N.
1119
Kyösti Mälkki66277952018-12-31 15:22:34 +02001120config DEBUG_CONSOLE_INIT
1121 bool "Debug console initialisation code"
1122 default n
1123 help
1124 With this option printk()'s are attempted before console hardware
1125 initialisation has been completed. Your mileage may vary.
1126
1127 Typically you will need to modify source in console_hw_init() such
1128 that a working console appears before the one you want to debug.
1129
1130 If unsure, say N.
1131
Uwe Hermanna953f372010-11-10 00:14:32 +00001132# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1133# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001134config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -07001135 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001136 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001137 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001138 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001139 help
1140 This option enables additional x86emu related debug messages.
1141
1142 Note: This option will increase the time to emulate a ROM.
1143
1144 If unsure, say N.
1145
Uwe Hermann01ce6012010-03-05 10:03:50 +00001146config X86EMU_DEBUG
1147 bool "Output verbose x86emu debug messages"
1148 default n
1149 depends on PCI_OPTION_ROM_RUN_YABEL
1150 help
1151 This option enables additional x86emu related debug messages.
1152
1153 Note: This option will increase the size of the coreboot image.
1154
1155 If unsure, say N.
1156
Elyes Haouas9718e262023-05-01 17:22:03 +02001157if X86EMU_DEBUG
1158
Uwe Hermann01ce6012010-03-05 10:03:50 +00001159config X86EMU_DEBUG_JMP
1160 bool "Trace JMP/RETF"
1161 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001162 help
1163 Print information about JMP and RETF opcodes from x86emu.
1164
1165 Note: This option will increase the size of the coreboot image.
1166
1167 If unsure, say N.
1168
1169config X86EMU_DEBUG_TRACE
1170 bool "Trace all opcodes"
1171 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001172 help
1173 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001174
Uwe Hermann01ce6012010-03-05 10:03:50 +00001175 WARNING: This will produce a LOT of output and take a long time.
1176
1177 Note: This option will increase the size of the coreboot image.
1178
1179 If unsure, say N.
1180
1181config X86EMU_DEBUG_PNP
1182 bool "Log Plug&Play accesses"
1183 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001184 help
1185 Print Plug And Play accesses made by option ROMs.
1186
1187 Note: This option will increase the size of the coreboot image.
1188
1189 If unsure, say N.
1190
1191config X86EMU_DEBUG_DISK
1192 bool "Log Disk I/O"
1193 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001194 help
1195 Print Disk I/O related messages.
1196
1197 Note: This option will increase the size of the coreboot image.
1198
1199 If unsure, say N.
1200
1201config X86EMU_DEBUG_PMM
1202 bool "Log PMM"
1203 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001204 help
1205 Print messages related to POST Memory Manager (PMM).
1206
1207 Note: This option will increase the size of the coreboot image.
1208
1209 If unsure, say N.
1210
1211
1212config X86EMU_DEBUG_VBE
1213 bool "Debug VESA BIOS Extensions"
1214 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001215 help
1216 Print messages related to VESA BIOS Extension (VBE) functions.
1217
1218 Note: This option will increase the size of the coreboot image.
1219
1220 If unsure, say N.
1221
1222config X86EMU_DEBUG_INT10
1223 bool "Redirect INT10 output to console"
1224 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001225 help
1226 Let INT10 (i.e. character output) calls print messages to debug output.
1227
1228 Note: This option will increase the size of the coreboot image.
1229
1230 If unsure, say N.
1231
1232config X86EMU_DEBUG_INTERRUPTS
1233 bool "Log intXX calls"
1234 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001235 help
1236 Print messages related to interrupt handling.
1237
1238 Note: This option will increase the size of the coreboot image.
1239
1240 If unsure, say N.
1241
1242config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1243 bool "Log special memory accesses"
1244 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001245 help
1246 Print messages related to accesses to certain areas of the virtual
1247 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1248
1249 Note: This option will increase the size of the coreboot image.
1250
1251 If unsure, say N.
1252
1253config X86EMU_DEBUG_MEM
1254 bool "Log all memory accesses"
1255 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001256 help
1257 Print memory accesses made by option ROM.
1258 Note: This also includes accesses to fetch instructions.
1259
1260 Note: This option will increase the size of the coreboot image.
1261
1262 If unsure, say N.
1263
1264config X86EMU_DEBUG_IO
1265 bool "Log IO accesses"
1266 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001267 help
1268 Print I/O accesses made by option ROM.
1269
1270 Note: This option will increase the size of the coreboot image.
1271
1272 If unsure, say N.
1273
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001274config X86EMU_DEBUG_TIMINGS
1275 bool "Output timing information"
1276 default n
Elyes Haouas9718e262023-05-01 17:22:03 +02001277 depends on HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001278 help
1279 Print timing information needed by i915tool.
1280
1281 If unsure, say N.
1282
Elyes Haouas9718e262023-05-01 17:22:03 +02001283endif
1284
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001285config DEBUG_SPI_FLASH
1286 bool "Output verbose SPI flash debug messages"
1287 default n
1288 depends on SPI_FLASH
1289 help
1290 This option enables additional SPI flash related debug messages.
1291
Marc Jonesdc12daf2021-04-16 14:26:08 -06001292config DEBUG_IPMI
1293 bool "Output verbose IPMI debug messages"
1294 default n
1295 depends on IPMI_KCS
1296 help
1297 This option enables additional IPMI related debug messages.
1298
Stefan Reinauer8e073822012-04-04 00:07:22 +02001299if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1300# Only visible with the right southbridge and loglevel.
1301config DEBUG_INTEL_ME
1302 bool "Verbose logging for Intel Management Engine"
1303 default n
1304 help
1305 Enable verbose logging for Intel Management Engine driver that
1306 is present on Intel 6-series chipsets.
1307endif
1308
Marc Jones8b522db2020-10-12 11:58:46 -06001309config DEBUG_FUNC
Marc Jonesc6076ef2021-11-11 12:07:46 -07001310 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones8b522db2020-10-12 11:58:46 -06001311 default n
1312 help
1313 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001314 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001315 Note: This option will increase the size of the coreboot image.
1316 If unsure, say N.
1317
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001318config DEBUG_COVERAGE
1319 bool "Debug code coverage"
1320 default n
1321 depends on COVERAGE
1322 help
1323 If enabled, the code coverage hooks in coreboot will output some
1324 information about the coverage data that is dumped.
1325
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001326config DEBUG_BOOT_STATE
1327 bool "Debug boot state machine"
1328 default n
1329 help
1330 Control debugging of the boot state machine. When selected displays
1331 the state boundaries in ramstage.
1332
Nico Hubere84e6252016-10-05 17:43:56 +02001333config DEBUG_ADA_CODE
1334 bool "Compile debug code in Ada sources"
1335 default n
1336 help
1337 Add the compiler switch `-gnata` to compile code guarded by
1338 `pragma Debug`.
1339
Simon Glass46255f72018-07-12 15:26:07 -06001340config HAVE_EM100_SUPPORT
Arthur Heymans1842aa22022-04-17 20:10:41 +02001341 bool
Simon Glass46255f72018-07-12 15:26:07 -06001342 help
1343 This is enabled by platforms which can support using the EM100.
1344
1345config EM100
1346 bool "Configure image for EM100 usage"
1347 depends on HAVE_EM100_SUPPORT
1348 help
1349 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1350 over USB. However it only supports a maximum SPI clock of 20MHz and
1351 single data output. Enable this option to use a 20MHz SPI clock and
1352 disable "Dual Output Fast Read" Support.
1353
1354 On AMD platforms this changes the SPI speed at run-time if the
1355 mainboard code supports this. On supported Intel platforms this works
1356 by changing the settings in the descriptor.bin file.
1357
Arthur Heymans0ad766c2023-06-07 10:45:59 +02001358config DEBUG_ACPICA_COMPATIBLE
1359 bool "Print out ACPI tables in ACPICA compatible format"
1360 depends on HAVE_ACPI_TABLES
1361 help
1362 Select this to print out ACPI tables in an ACPICA compatible
1363 format. Set the console loglevel to verbosity 'SPEW'.
1364 To analyze ACPI tables capture the coreboot log between
1365 "Printing ACPI in ACPICA compatible table" and "Done printing
1366 ACPI in ACPICA compatible table".
1367 Remove the prefix "[SPEW ] " and then issue 'acpixtract -a dump'
1368 to extract all the tables. Then use 'iasl -d' on the .dat files
1369 to decompile the tables.
1370
Uwe Hermann168b11b2009-10-07 16:15:40 +00001371endmenu
1372
Martin Roth8e4aafb2016-12-15 15:25:15 -07001373###############################################################################
1374# Set variables with no prompt - these can be set anywhere, and putting at
1375# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001376
1377source "src/lib/Kconfig"
1378
Myles Watson2e672732009-11-12 16:38:03 +00001379config WARNINGS_ARE_ERRORS
1380 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001381 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001382
Peter Stuge51eafde2010-10-13 06:23:02 +00001383# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1384# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1385# mutually exclusive. One of these options must be selected in the
1386# mainboard Kconfig if the chipset supports enabling and disabling of
1387# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1388# in mainboard/Kconfig to know if the button should be enabled or not.
1389
1390config POWER_BUTTON_DEFAULT_ENABLE
1391 def_bool n
1392 help
1393 Select when the board has a power button which can optionally be
1394 disabled by the user.
1395
1396config POWER_BUTTON_DEFAULT_DISABLE
1397 def_bool n
1398 help
1399 Select when the board has a power button which can optionally be
1400 enabled by the user, e.g. when the board ships with a jumper over
1401 the power switch contacts.
1402
1403config POWER_BUTTON_FORCE_ENABLE
1404 def_bool n
1405 help
1406 Select when the board requires that the power button is always
1407 enabled.
1408
1409config POWER_BUTTON_FORCE_DISABLE
1410 def_bool n
1411 help
1412 Select when the board requires that the power button is always
1413 disabled, e.g. when it has been hardwired to ground.
1414
1415config POWER_BUTTON_IS_OPTIONAL
1416 bool
1417 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1418 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1419 help
1420 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001421
1422config REG_SCRIPT
1423 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001424 default n
1425 help
1426 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001427
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001428config MAX_REBOOT_CNT
1429 int
1430 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001431 help
1432 Internal option that sets the maximum number of bootblock executions allowed
1433 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001434 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001435
Martin Roth8e4aafb2016-12-15 15:25:15 -07001436config UNCOMPRESSED_RAMSTAGE
1437 bool
1438
1439config NO_XIP_EARLY_STAGES
1440 bool
1441 default n if ARCH_X86
1442 default y
1443 help
1444 Identify if early stages are eXecute-In-Place(XIP).
1445
Martin Roth8e4aafb2016-12-15 15:25:15 -07001446config EARLY_CBMEM_LIST
1447 bool
1448 default n
1449 help
1450 Enable display of CBMEM during romstage and postcar.
1451
1452config RELOCATABLE_MODULES
1453 bool
1454 help
1455 If RELOCATABLE_MODULES is selected then support is enabled for
1456 building relocatable modules in the RAM stage. Those modules can be
1457 loaded anywhere and all the relocations are handled automatically.
1458
Martin Roth8e4aafb2016-12-15 15:25:15 -07001459config GENERIC_GPIO_LIB
1460 bool
1461 help
1462 If enabled, compile the generic GPIO library. A "generic" GPIO
1463 implies configurability usually found on SoCs, particularly the
1464 ability to control internal pull resistors.
1465
Martin Roth8e4aafb2016-12-15 15:25:15 -07001466config BOOTBLOCK_CUSTOM
1467 # To be selected by arch, SoC or mainboard if it does not want use the normal
1468 # src/lib/bootblock.c#main() C entry point.
1469 bool
1470
Arthur Heymanse8217b12022-04-05 20:42:07 +02001471config BOOTBLOCK_IN_CBFS
1472 bool
1473 default y if ARCH_X86
1474 help
1475 Select this on platforms that have a top aligned bootblock inside cbfs.
1476
Furquan Shaikh46514c22020-06-11 11:59:07 -07001477config MEMLAYOUT_LD_FILE
1478 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001479 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001480 help
1481 This variable allows SoC/mainboard to supply in a custom linker file
1482 if required. This determines the linker file used for all the stages
1483 (bootblock, romstage, verstage, ramstage, postcar) in
1484 src/arch/${ARCH}/Makefile.inc.
1485
Martin Roth75e5cb72016-12-15 15:05:37 -07001486###############################################################################
1487# Set default values for symbols created before mainboards. This allows the
1488# option to be displayed in the general menu, but the default to be loaded in
1489# the mainboard if desired.
Martin Roth75e5cb72016-12-15 15:05:37 -07001490config COMPRESS_PRERAM_STAGES
Arthur Heymanse146fbd2019-11-04 18:57:06 +01001491 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -07001492 default y
1493
1494config INCLUDE_CONFIG_FILE
1495 default y
1496
Martin Roth75e5cb72016-12-15 15:05:37 -07001497config BOOTSPLASH_FILE
1498 depends on BOOTSPLASH_IMAGE
1499 default "bootsplash.jpg"
1500
Nico Huber799e79d2023-07-16 19:24:13 +02001501config BOOTSPLASH_CONVERT_QUALITY
1502 depends on BOOTSPLASH_CONVERT
1503 default 80
1504
1505config BOOTSPLASH_CONVERT_RESOLUTION
1506 depends on BOOTSPLASH_CONVERT_RESIZE
1507 default "1024x768"
1508
Martin Roth75e5cb72016-12-15 15:05:37 -07001509config CBFS_SIZE
1510 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301511
1512config HAVE_BOOTBLOCK
1513 bool
1514 default y
1515
1516config HAVE_VERSTAGE
1517 bool
1518 depends on VBOOT_SEPARATE_VERSTAGE
1519 default y
1520
1521config HAVE_ROMSTAGE
1522 bool
1523 default y
1524
Subrata Banikb5962a92019-06-08 12:29:02 +05301525config HAVE_RAMSTAGE
1526 bool
1527 default n if RAMPAYLOAD
1528 default y