blob: 9042719abfca4fa1d98948f1e947ee2ca5b62e96 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Arthur Heymans5b528bc2022-03-24 10:38:54 +010073 bool "LLVM/clang"
74 depends on ALLOW_EXPERIMENTAL_CLANG || ARCH_SUPPORTS_CLANG
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
Martin Rotha5a628e82016-01-19 12:01:09 -070076 Use LLVM/clang to build coreboot. To use this, you must build the
77 coreboot version of the clang compiler. Run the command
78 make clang
Arthur Heymans5b528bc2022-03-24 10:38:54 +010079 Note that Clang is not currently working on all architectures.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020080
81 For details see http://clang.llvm.org.
82
Patrick Georgi23d89cc2010-03-16 01:17:19 +000083endchoice
84
Arthur Heymans5b528bc2022-03-24 10:38:54 +010085config ARCH_SUPPORTS_CLANG
86 bool
87 help
88 Opt-in flag for architectures that generally work well with CLANG.
89 By default the option would be hidden.
90
91config ALLOW_EXPERIMENTAL_CLANG
92 bool "Allow experimental LLVM/Clang"
93 depends on !ARCH_SUPPORTS_CLANG
94 help
95 On some architectures CLANG does not work that well.
96 Use this only to try to get CLANG working.
97
Patrick Georgi9b0de712013-12-29 18:45:23 +010098config ANY_TOOLCHAIN
99 bool "Allow building with any toolchain"
100 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +0100101 help
102 Many toolchains break when building coreboot since it uses quite
Martin Roth4ef61b12022-05-28 12:34:44 -0600103 unusual linker features. Unless developers explicitly request it,
Patrick Georgi9b0de712013-12-29 18:45:23 +0100104 we'll have to assume that they use their distro compiler by mistake.
105 Make sure that using patched compilers is a conscious decision.
106
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200108 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000109 default n
110 help
111 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200112
113 Requires the ccache utility in your system $PATH.
114
115 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000116
Martin Roth461c33b2022-09-27 18:13:48 -0600117config IWYU
118 bool "Test platform with include-what-you-use"
119 help
120 This runs each source file through the include-what-you-use tool
121 to check the header includes.
122
Sol Boucher69b88bf2015-02-26 11:47:19 -0800123config FMD_GENPARSER
124 bool "Generate flashmap descriptor parser using flex and bison"
125 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800126 help
127 Enable this option if you are working on the flashmap descriptor
128 parser and made changes to fmd_scanner.l or fmd_parser.y.
129
130 Otherwise, say N to use the provided pregenerated scanner/parser.
131
Martin Rothf411b702017-04-09 19:12:42 -0600132config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200133 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000134 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000135 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100137 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200138
Sol Boucher69b88bf2015-02-26 11:47:19 -0800139 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000140
Angel Pons17852e62021-05-20 15:30:59 +0200141choice
142 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200143 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200144 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100145 default USE_UEFI_VARIABLE_STORE if DRIVERS_EFI_VARIABLE_STORE && \
146 PAYLOAD_EDK2 && SMMSTORE_V2
Angel Pons17852e62021-05-20 15:30:59 +0200147
148config OPTION_BACKEND_NONE
149 bool "None"
150
Joe Korty6d772522010-05-19 18:41:15 +0000151config USE_OPTION_TABLE
152 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000153 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000154 help
155 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200156 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000157
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100158config USE_UEFI_VARIABLE_STORE
159 bool "Use UEFI variable-store in SPI flash as option backend"
160 depends on DRIVERS_EFI_VARIABLE_STORE
161 depends on SMMSTORE_V2
162 help
163 Enable this option if coreboot shall read/write options from the
164 SMMSTORE region within the SPI flash. The region must be formatted
165 by the payload first before it can be used.
166
Angel Pons9bc780f2021-05-20 16:43:08 +0200167config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
168 bool "Use mainboard-specific option backend"
169 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
170 help
171 Use a mainboard-specific mechanism to access runtime-configurable
172 options.
173
Angel Pons17852e62021-05-20 15:30:59 +0200174endchoice
175
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600176config STATIC_OPTION_TABLE
177 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600178 depends on USE_OPTION_TABLE
179 help
180 Enable this option to reset "CMOS" NVRAM values to default on
181 every boot. Use this if you want the NVRAM configuration to
182 never be modified from its default values.
183
Martin Roth40729a52023-01-04 17:26:21 -0700184config MB_COMPRESS_RAMSTAGE_LZ4
185 bool
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000186 help
Martin Roth40729a52023-01-04 17:26:21 -0700187 Select this in a mainboard to use LZ4 compression by default
188
189choice
190 prompt "Ramstage compression"
191 depends on HAVE_RAMSTAGE && !UNCOMPRESSED_RAMSTAGE
192 default COMPRESS_RAMSTAGE_LZ4 if MB_COMPRESS_RAMSTAGE_LZ4
193 default COMPRESS_RAMSTAGE_LZMA
194
195config COMPRESS_RAMSTAGE_LZMA
196 bool "Compress ramstage with LZMA"
197 help
198 Compress ramstage with LZMA to save memory in the flash image.
199
200config COMPRESS_RAMSTAGE_LZ4
201 bool "Compress ramstage with LZ4"
202 help
203 LZ4 doesn't give as good compression as LZMA, but decompresses much
204 faster. For large binaries such as ramstage, it's typically best to
205 use LZMA, but there can be cases where the faster decompression of
206 LZ4 can lead to a faster boot time. Testing on each individual board
207 is typically going to be needed due to the large number of factors
208 that can influence the decision. Binary size, CPU speed, ROM read
209 speed, cache, and other factors all play a part.
210
211 If you're not sure, stick with LZMA.
212
213endchoice
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000214
Julius Werner09f29212015-09-29 13:51:35 -0700215config COMPRESS_PRERAM_STAGES
216 bool "Compress romstage and verstage with LZ4"
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100217 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -0700218 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700219 help
220 Compress romstage and (if it exists) verstage with LZ4 to save flash
221 space and speed up boot, since the time for reading the image from SPI
222 (and in the vboot case verifying it) is usually much greater than the
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100223 time spent decompressing. Doesn't work for XIP stages for obvious
224 reasons.
Julius Werner09f29212015-09-29 13:51:35 -0700225
Julius Werner99f46832018-05-16 14:14:04 -0700226config COMPRESS_BOOTBLOCK
227 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530228 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700229 help
230 This option can be used to compress the bootblock with LZ4 and attach
231 a small self-decompression stub to its front. This can drastically
232 reduce boot time on platforms where the bootblock is loaded over a
233 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200234 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700235 SoC memlayout and possibly extra support code, it should not be
236 user-selectable. (There's no real point in offering this to the user
237 anyway... if it works and saves boot time, you would always want it.)
238
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200239config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200240 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700241 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200242 help
243 Include the .config file that was used to compile coreboot
244 in the (CBFS) ROM image. This is useful if you want to know which
245 options were used to build a specific coreboot.rom image.
246
Daniele Forsi53847a22014-07-22 18:00:56 +0200247 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200248
Julius Werner4924cdb2022-11-16 17:48:46 -0800249 You can then use cbfstool to extract the config from a final image:
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200250
Julius Werner4924cdb2022-11-16 17:48:46 -0800251 cbfstool coreboot.rom extract -n config -f <output file path>
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200252
253 Alternatively, you can also use cbfstool to print the image
254 contents (including the raw 'config' item we're looking for).
255
256 Example:
257
258 $ cbfstool coreboot.rom print
259 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
260 offset 0x0
261 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600262
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200263 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100264 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200265 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200266 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200267 fallback/payload 0x80dc0 payload 51526
268 config 0x8d740 raw 3324
269 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200270
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700271config COLLECT_TIMESTAMPS
272 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200273 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700274 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200275 Make coreboot create a table of timer-ID/timer-value pairs to
276 allow measuring time spent at different phases of the boot process.
277
Martin Rothb22bbe22018-03-07 15:32:16 -0700278config TIMESTAMPS_ON_CONSOLE
279 bool "Print the timestamp values on the console"
280 default n
281 depends on COLLECT_TIMESTAMPS
282 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200283 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700284
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200285config USE_BLOBS
286 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100287 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200288 help
289 This draws in the blobs repository, which contains binary files that
290 might be required for some chipsets or boards.
291 This flag ensures that a "Free" option remains available for users.
292
Marshall Dawson20ce4002019-10-28 15:55:03 -0600293config USE_AMD_BLOBS
294 bool "Allow AMD blobs repository (with license agreement)"
295 depends on USE_BLOBS
296 help
297 This draws in the amd_blobs repository, which contains binary files
298 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
299 etc. Selecting this item to download or clone the repo implies your
300 agreement to the AMD license agreement. A copy of the license text
301 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
302 and your copy of the license is present in the repo once downloaded.
303
304 Note that for some products, omitting PSP, SMU images, or other items
305 may result in a nonbooting coreboot.rom.
306
Julius Wernerbc1cb382020-06-18 15:03:22 -0700307config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000308 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700309 depends on USE_BLOBS
310 help
311 This draws in the qc_blobs repository, which contains binary files
312 distributed by Qualcomm that are required to build firmware for
313 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
314 firmware). If you say Y here you are implicitly agreeing to the
315 Qualcomm license agreement which can be found at:
316 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
317
318 *****************************************************
319 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
320 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
321 *****************************************************
322
323 Not selecting this option means certain Qualcomm SoCs and related
324 mainboards cannot be built and will be hidden from the "Mainboards"
325 section.
326
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800327config COVERAGE
328 bool "Code coverage support"
329 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800330 help
331 Add code coverage support for coreboot. This will store code
332 coverage information in CBMEM for extraction from user space.
333 If unsure, say N.
334
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700335config UBSAN
336 bool "Undefined behavior sanitizer support"
337 default n
338 help
339 Instrument the code with checks for undefined behavior. If unsure,
340 say N because it adds a small performance penalty and may abort
341 on code that happens to work in spite of the UB.
342
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700343config HAVE_ASAN_IN_ROMSTAGE
344 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700345 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700346
347config ASAN_IN_ROMSTAGE
348 bool
349 default n
350 help
351 Enable address sanitizer in romstage for platform.
352
353config HAVE_ASAN_IN_RAMSTAGE
354 bool
355 default n
356
357config ASAN_IN_RAMSTAGE
358 bool
359 default n
360 help
361 Enable address sanitizer in ramstage for platform.
362
363config ASAN
364 bool "Address sanitizer support"
365 default n
366 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
367 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Arthur Heymans25a0c672022-03-24 00:15:46 +0100368 depends on COMPILER_GCC
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700369 help
370 Enable address sanitizer - runtime memory debugger,
371 designed to find out-of-bounds accesses and use-after-scope bugs.
372
373 This feature consumes up to 1/8 of available memory and brings about
374 ~1.5x performance slowdown.
375
376 If unsure, say N.
377
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700378if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700379 comment "Before using this feature, make sure that "
380 comment "asan_shadow_offset_callback patch is applied to GCC."
381endif
382
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200383choice
384 prompt "Stage Cache for ACPI S3 resume"
Reka Norman166c3032022-12-19 11:11:48 +1100385 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || MAINBOARD_DISABLE_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200386 default TSEG_STAGE_CACHE if SMM_TSEG
387
388config NO_STAGE_CACHE
389 bool "Disabled"
390 help
391 Do not save any component in stage cache for resume path. On resume,
392 all components would be read back from CBFS again.
393
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300394config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200395 bool "TSEG"
396 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200397 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300398 The option enables stage cache support for platform. Platform
399 can stash copies of postcar, ramstage and raw runtime data
400 inside SMM TSEG, to be restored on S3 resume path.
401
402config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200403 bool "CBMEM"
404 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300405 help
406 The option enables stage cache support for platform. Platform
407 can stash copies of postcar, ramstage and raw runtime data
408 inside CBMEM.
409
410 While the approach is faster than reloading stages from boot media
411 it is also a possible attack scenario via which OS can possibly
412 circumvent SMM locks and SPI write protections.
413
414 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200415
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200416endchoice
417
Reka Norman166c3032022-12-19 11:11:48 +1100418config MAINBOARD_DISABLE_STAGE_CACHE
419 bool
420 help
421 Selected by mainboards which wish to disable the stage cache.
422 E.g. mainboards which don't use S3 resume in the field may wish to
423 disable it to save boot time at the cost of increasing S3 resume time.
424
Stefan Reinauer58470e32014-10-17 13:08:36 +0200425config UPDATE_IMAGE
426 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200427 help
428 If this option is enabled, no new coreboot.rom file
429 is created. Instead it is expected that there already
430 is a suitable file for further processing.
431 The bootblock will not be modified.
432
Martin Roth5942e062016-01-20 14:59:21 -0700433 If unsure, select 'N'
434
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400435config BOOTSPLASH_IMAGE
436 bool "Add a bootsplash image"
437 help
438 Select this option if you have a bootsplash image that you would
439 like to add to your ROM.
440
441 This will only add the image to the ROM. To actually run it check
442 options under 'Display' section.
443
444config BOOTSPLASH_FILE
445 string "Bootsplash path and filename"
446 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700447 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400448 help
449 The path and filename of the file to use as graphical bootsplash
450 screen. The file format has to be jpg.
451
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700452config FW_CONFIG
453 bool "Firmware Configuration Probing"
454 default n
455 help
456 Enable support for probing devices with fw_config. This is a simple
457 bitmask broken into fields and options for probing.
458
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700459config FW_CONFIG_SOURCE_CHROMEEC_CBI
460 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
461 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
462 default n
463 help
464 This option tells coreboot to read the firmware configuration value
465 from the Google Chrome Embedded Controller CBI interface. This source
466 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
467 found in CBFS.
468
Wonkyu Kim38649732021-11-01 20:15:30 -0700469config FW_CONFIG_SOURCE_CBFS
470 bool "Obtain Firmware Configuration value from CBFS"
471 depends on FW_CONFIG
472 default n
473 help
474 With this option enabled coreboot will look for the 32bit firmware
475 configuration value in CBFS at the selected prefix with the file name
476 "fw_config". This option will override other sources and allow the
477 local image to preempt the mainboard selected source and can be used as
478 FW_CONFIG_SOURCE_CHROMEEC_CBI fallback option.
479
Wonkyu Kim43e26922021-11-01 20:55:25 -0700480config FW_CONFIG_SOURCE_VPD
481 bool "Obtain Firmware Configuration value from VPD"
482 depends on FW_CONFIG && VPD
483 default n
484 help
485 With this option enabled coreboot will look for the 32bit firmware
486 configuration value in VPD key name "fw_config". This option will
487 override other sources and allow the local image to preempt the mainboard
488 selected source and can be used for other FW_CONFIG_SOURCEs fallback option.
489
Nico Huber94cdec62019-06-06 19:36:02 +0200490config HAVE_RAMPAYLOAD
491 bool
492
Subrata Banik7e893a02019-05-06 14:17:41 +0530493config RAMPAYLOAD
494 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530495 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200496 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530497 help
498 If this option is enabled, coreboot flow will skip ramstage
499 loading and execution of ramstage to load payload.
500
501 Instead it is expected to load payload from postcar stage itself.
502
503 In this flow coreboot will perform basic x86 initialization
504 (DRAM resource allocation), MTRR programming,
505 Skip PCI enumeration logic and only allocate BAR for fixed devices
506 (bootable devices, TPM over GSPI).
507
Subrata Banik37bead62020-02-09 19:13:52 +0530508config HAVE_CONFIGURABLE_RAMSTAGE
509 bool
510
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000511config CONFIGURABLE_RAMSTAGE
512 bool "Enable a configurable ramstage."
513 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530514 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000515 help
516 A configurable ramstage allows you to select which parts of the ramstage
517 to run. Currently, we can only select a minimal PCI scanning step.
518 The minimal PCI scanning will only check those parts that are enabled
519 in the devicetree.cb. By convention none of those devices should be bridges.
520
521config MINIMAL_PCI_SCANNING
522 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530523 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000524 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530525 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000526 marked as mandatory in devicetree.cb
Maximilian Brune1d7a9de2022-04-14 14:54:16 +0200527
528menu "Software Bill Of Materials (SBOM)"
529
530source "src/sbom/Kconfig"
531
532endmenu
Uwe Hermannc04be932009-10-05 13:55:28 +0000533endmenu
534
Martin Roth026e4dc2015-06-19 23:17:15 -0600535menu "Mainboard"
536
Stefan Reinauera48ca842015-04-04 01:58:28 +0200537source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000538
Marshall Dawsone9375132016-09-04 08:38:33 -0600539config DEVICETREE
540 string
541 default "devicetree.cb"
542 help
543 This symbol allows mainboards to select a different file under their
544 mainboard directory for the devicetree.cb file. This allows the board
545 variants that need different devicetrees to be in the same directory.
546
547 Examples: "devicetree.variant.cb"
548 "variant/devicetree.cb"
549
Furquan Shaikhf2419982018-06-21 18:50:48 -0700550config OVERRIDE_DEVICETREE
551 string
552 default ""
553 help
554 This symbol allows variants to provide an override devicetree file to
555 override the registers and/or add new devices on top of the ones
556 provided by baseboard devicetree using CONFIG_DEVICETREE.
557
558 Examples: "devicetree.variant-override.cb"
559 "variant/devicetree-override.cb"
560
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200561config FMDFILE
562 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200563 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200564 default ""
565 help
566 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
567 but in some cases more complex setups are required.
568 When an fmd is specified, it overrides the default format.
569
Arthur Heymans965881b2019-09-25 13:18:52 +0200570config CBFS_SIZE
571 hex "Size of CBFS filesystem in ROM"
572 depends on FMDFILE = ""
573 # Default value set at the end of the file
574 help
575 This is the part of the ROM actually managed by CBFS, located at the
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400576 end of the ROM (passed through cbfstool -o) on x86 and at the start
Arthur Heymans965881b2019-09-25 13:18:52 +0200577 of the ROM (passed through cbfstool -s) everywhere else. It defaults
578 to span the whole ROM on all but Intel systems that use an Intel Firmware
579 Descriptor. It can be overridden to make coreboot live alongside other
580 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
581 binaries. This symbol should only be used to generate a default FMAP and
582 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
583
Martin Rothda1ca202015-12-26 16:51:16 -0700584endmenu
585
Martin Rothb09a5692016-01-24 19:38:33 -0700586# load site-local kconfig to allow user specific defaults and overrides
587source "site-local/Kconfig"
588
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200589config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600590 default n
591 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200592
Duncan Laurie8312df42019-02-01 11:33:57 -0800593config SYSTEM_TYPE_TABLET
594 default n
595 bool
596
597config SYSTEM_TYPE_DETACHABLE
598 default n
599 bool
600
601config SYSTEM_TYPE_CONVERTIBLE
602 default n
603 bool
604
Werner Zehc0fb3612016-01-14 15:08:36 +0100605config CBFS_AUTOGEN_ATTRIBUTES
606 default n
607 bool
608 help
609 If this option is selected, every file in cbfs which has a constraint
610 regarding position or alignment will get an additional file attribute
611 which describes this constraint.
612
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000613menu "Chipset"
614
Duncan Lauried2119762015-06-08 18:11:56 -0700615comment "SoC"
Martin Roth7e486862022-06-22 20:58:06 -0600616source "src/soc/*/*/Kconfig"
617source "src/soc/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000618comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200619source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000620comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200621source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100622source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000623comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200624source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100625source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000626comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200627source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000628comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200629source "src/ec/acpi/Kconfig"
630source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000631
Martin Roth59aa2b12015-06-20 16:17:12 -0600632source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600633source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600634
Martin Rothe1523ec2015-06-19 22:30:43 -0600635source "src/arch/*/Kconfig"
636
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700637config CHIPSET_DEVICETREE
638 string
639 default ""
640 help
641 This symbol allows a chipset to provide a set of default settings in
642 a devicetree which are common to all mainboards. This may include
643 devices (including alias names), chip drivers, register settings,
644 and others. This path is relative to the src/ directory.
645
646 Example: "chipset.cb"
647
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000648endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000649
Stefan Reinauera48ca842015-04-04 01:58:28 +0200650source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800651
Rudolf Marekd9c25492010-05-16 15:31:53 +0000652menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200653source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800654source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000655source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700656source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000657endmenu
658
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200659menu "Security"
660
661source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100662source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200663
664endmenu
665
Martin Roth09210a12016-05-17 11:28:23 -0600666source "src/acpi/Kconfig"
667
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500668# This option is for the current boards/chipsets where SPI flash
669# is not the boot device. Currently nearly all boards/chipsets assume
670# SPI flash is the boot device.
671config BOOT_DEVICE_NOT_SPI_FLASH
672 bool
673 default n
674
675config BOOT_DEVICE_SPI_FLASH
676 bool
677 default y if !BOOT_DEVICE_NOT_SPI_FLASH
678 default n
679
Aaron Durbin16c173f2016-08-11 14:04:10 -0500680config BOOT_DEVICE_MEMORY_MAPPED
681 bool
682 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
683 default n
684 help
685 Inform system if SPI is memory-mapped or not.
686
Aaron Durbine8e118d2016-08-12 15:00:10 -0500687config BOOT_DEVICE_SUPPORTS_WRITES
688 bool
689 default n
690 help
691 Indicate that the platform has writable boot device
692 support.
693
Patrick Georgi0770f252015-04-22 13:28:21 +0200694config RTC
695 bool
696 default n
697
Patrick Georgi0588d192009-08-12 15:00:51 +0000698config HEAP_SIZE
699 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500700 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000701 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000702
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700703config STACK_SIZE
704 hex
Arthur Heymans3951bc72022-05-23 23:28:44 +0200705 default 0x2000 if ARCH_X86
Julius Werner66a476a2015-10-12 16:45:21 -0700706 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700707
Patrick Georgi0588d192009-08-12 15:00:51 +0000708config MAX_CPUS
709 int
710 default 1
711
Stefan Reinauera48ca842015-04-04 01:58:28 +0200712source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000713
Arthur Heymanscbc5d3f2023-04-25 15:48:46 +0200714config ACPI_S1_NOT_SUPPORTED
715 bool
716 default n
717 help
718 Set this to 'y' on platforms that do not support ACPI S1 state.
719
Patrick Georgi0588d192009-08-12 15:00:51 +0000720config HAVE_ACPI_RESUME
721 bool
722 default n
723
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100724config DISABLE_ACPI_HIBERNATE
725 bool
726 default n
727 help
728 Removes S4 from the available sleepstates
729
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600730config RESUME_PATH_SAME_AS_BOOT
731 bool
732 default y if ARCH_X86
733 depends on HAVE_ACPI_RESUME
734 help
735 This option indicates that when a system resumes it takes the
736 same path as a regular boot. e.g. an x86 system runs from the
737 reset vector at 0xfffffff0 on both resume and warm/cold boot.
738
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300739config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500740 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300741
742config HAVE_MONOTONIC_TIMER
743 bool
744 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300745 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500746 help
747 The board/chipset provides a monotonic timer.
748
Aaron Durbine5e36302014-09-25 10:05:15 -0500749config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300750 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500751 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300752 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500753 help
754 The board/chipset uses a generic udelay function utilizing the
755 monotonic timer.
756
Aaron Durbin340ca912013-04-30 09:58:12 -0500757config TIMER_QUEUE
758 def_bool n
759 depends on HAVE_MONOTONIC_TIMER
760 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300761 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500762
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500763config COOP_MULTITASKING
764 def_bool n
Raul E Rangel199c45c2021-11-02 11:29:33 -0600765 select TIMER_QUEUE
Arthur Heymansf4c11dc2022-11-01 23:48:32 +0100766 depends on ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500767 help
768 Cooperative multitasking allows callbacks to be multiplexed on the
Raul E Rangel199c45c2021-11-02 11:29:33 -0600769 main thread. With this enabled it allows for multiple execution paths
770 to take place when they have udelay() calls within their code.
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500771
772config NUM_THREADS
773 int
774 default 4
775 depends on COOP_MULTITASKING
776 help
777 How many execution threads to cooperatively multitask with.
778
Angel Pons9bc780f2021-05-20 16:43:08 +0200779config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
780 bool
781 help
782 Selected by mainboards which implement a mainboard-specific mechanism
783 to access the values for runtime-configurable options. For example, a
784 custom BMC interface or an EEPROM with an externally-imposed layout.
785
Patrick Georgi0588d192009-08-12 15:00:51 +0000786config HAVE_OPTION_TABLE
787 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000788 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000789 help
790 This variable specifies whether a given board has a cmos.layout
791 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000792 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000793
Angel Ponsf206cda2021-05-17 12:12:39 +0200794config CMOS_LAYOUT_FILE
795 string
796 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
797 depends on HAVE_OPTION_TABLE
798
Patrick Georgi0588d192009-08-12 15:00:51 +0000799config PCI_IO_CFG_EXT
800 bool
801 default n
802
803config IOAPIC
804 bool
Kyösti Mälkkic25ecb52021-06-06 08:28:16 +0300805 default y if SMP
Patrick Georgi0588d192009-08-12 15:00:51 +0000806 default n
807
Myles Watson45bb25f2009-09-22 18:49:08 +0000808config USE_WATCHDOG_ON_BOOT
809 bool
810 default n
811
Myles Watson45bb25f2009-09-22 18:49:08 +0000812config GFXUMA
813 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000814 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000815 help
816 Enable Unified Memory Architecture for graphics.
817
Myles Watsonb8e20272009-10-15 13:35:47 +0000818config HAVE_MP_TABLE
819 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000820 help
821 This variable specifies whether a given board has MP table support.
822 It is usually set in mainboard/*/Kconfig.
823 Whether or not the MP table is actually generated by coreboot
824 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000825
826config HAVE_PIRQ_TABLE
827 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000828 help
829 This variable specifies whether a given board has PIRQ table support.
830 It is usually set in mainboard/*/Kconfig.
831 Whether or not the PIRQ table is actually generated by coreboot
832 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000833
Aaron Durbin9420a522015-11-17 16:31:00 -0600834config ACPI_NHLT
835 bool
836 default n
837 help
838 Build support for NHLT (non HD Audio) ACPI table generation.
839
Myles Watsond73c1b52009-10-26 15:14:07 +0000840#These Options are here to avoid "undefined" warnings.
841#The actual selection and help texts are in the following menu.
842
Uwe Hermann168b11b2009-10-07 16:15:40 +0000843menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000844
Myles Watsonb8e20272009-10-15 13:35:47 +0000845config GENERATE_MP_TABLE
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300846 prompt "Generate an MP table" if HAVE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800847 bool
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300848 default HAVE_MP_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000849 help
850 Generate an MP table (conforming to the Intel MultiProcessor
851 specification 1.4) for this board.
852
853 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000854
Myles Watsonb8e20272009-10-15 13:35:47 +0000855config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800856 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
857 bool
858 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000859 help
860 Generate a PIRQ table for this board.
861
862 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000863
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200864config GENERATE_SMBIOS_TABLES
865 depends on ARCH_X86
866 bool "Generate SMBIOS tables"
867 default y
868 help
869 Generate SMBIOS tables for this board.
870
871 If unsure, say Y.
872
Angel Pons437da712021-09-03 16:51:40 +0200873config SMBIOS_TYPE41_PROVIDED_BY_DEVTREE
874 bool
875 depends on ARCH_X86
876 help
877 If enabled, only generate SMBIOS Type 41 entries for PCI devices in
878 the devicetree for which Type 41 information is provided, e.g. with
879 the `smbios_dev_info` devicetree syntax. This is useful to manually
880 assign specific instance IDs to onboard devices irrespective of the
881 device traversal order. It is assumed that instance IDs for devices
882 of the same class are unique.
883 When disabled, coreboot autogenerates SMBIOS Type 41 entries for all
884 appropriate PCI devices in the devicetree. Instance IDs are assigned
885 successive numbers from a monotonically increasing counter, with one
886 counter for each device class.
887
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200888config SMBIOS_PROVIDED_BY_MOBO
889 bool
890 default n
891
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200892config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100893 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
894 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200895 depends on GENERATE_SMBIOS_TABLES
896 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600897 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200898 The Serial Number to store in SMBIOS structures.
899
900config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100901 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
902 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200903 depends on GENERATE_SMBIOS_TABLES
904 default "1.0"
905 help
906 The Version Number to store in SMBIOS structures.
907
908config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100909 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
910 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200911 depends on GENERATE_SMBIOS_TABLES
912 default MAINBOARD_VENDOR
913 help
914 Override the default Manufacturer stored in SMBIOS structures.
915
916config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100917 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
918 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200919 depends on GENERATE_SMBIOS_TABLES
920 default MAINBOARD_PART_NUMBER
921 help
922 Override the default Product name stored in SMBIOS structures.
923
Johnny Linc746a742020-06-03 11:44:22 +0800924config VPD_SMBIOS_VERSION
925 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
926 default n
927 depends on VPD && GENERATE_SMBIOS_TABLES
928 help
929 Selecting this option will read firmware_version from
930 VPD_RO and override SMBIOS type 0 version. One special
931 scenario of using this feature is to assign a BIOS version
932 to a coreboot image without the need to rebuild from source.
933
Myles Watson45bb25f2009-09-22 18:49:08 +0000934endmenu
935
Martin Roth21c06502016-02-04 19:52:27 -0700936source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000937
Uwe Hermann168b11b2009-10-07 16:15:40 +0000938menu "Debugging"
939
Nico Huberd67edca2018-11-13 19:28:07 +0100940comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100941source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100942
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200943comment "BLOB Debug Settings"
944source "src/drivers/intel/fsp*/Kconfig.debug_blob"
945
Nico Huberd67edca2018-11-13 19:28:07 +0100946comment "General Debug Settings"
947
Uwe Hermann168b11b2009-10-07 16:15:40 +0000948# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000949config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000950 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200951 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100952 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000953 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000954 If enabled, you will be able to set breakpoints for gdb debugging.
Elyes Haouas95231b22022-02-16 22:37:44 +0100955 See src/arch/x86/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000956
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200957config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100958 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200959 default n
960 depends on GDB_STUB
961 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100962 If enabled, coreboot will wait for a GDB connection in the ramstage.
963
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200964
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800965config FATAL_ASSERTS
966 bool "Halt when hitting a BUG() or assertion error"
967 default n
968 help
969 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
970
Nico Huber371a6672018-11-13 22:06:40 +0100971config HAVE_DEBUG_GPIO
972 bool
973
974config DEBUG_GPIO
975 bool "Output verbose GPIO debug messages"
976 depends on HAVE_DEBUG_GPIO
977
Stefan Reinauerfe422182012-05-02 16:33:18 -0700978config DEBUG_CBFS
979 bool "Output verbose CBFS debug messages"
980 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700981 help
982 This option enables additional CBFS related debug messages.
983
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000984config HAVE_DEBUG_RAM_SETUP
985 def_bool n
986
Uwe Hermann01ce6012010-03-05 10:03:50 +0000987config DEBUG_RAM_SETUP
988 bool "Output verbose RAM init debug messages"
989 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000990 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000991 help
992 This option enables additional RAM init related debug messages.
993 It is recommended to enable this when debugging issues on your
994 board which might be RAM init related.
995
996 Note: This option will increase the size of the coreboot image.
997
998 If unsure, say N.
999
Myles Watson80e914ff2010-06-01 19:25:31 +00001000config DEBUG_PIRQ
1001 bool "Check PIRQ table consistency"
1002 default n
1003 depends on GENERATE_PIRQ_TABLE
1004 help
1005 If unsure, say N.
1006
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001007config HAVE_DEBUG_SMBUS
1008 def_bool n
1009
Uwe Hermann01ce6012010-03-05 10:03:50 +00001010config DEBUG_SMBUS
1011 bool "Output verbose SMBus debug messages"
1012 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001013 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +00001014 help
1015 This option enables additional SMBus (and SPD) debug messages.
1016
1017 Note: This option will increase the size of the coreboot image.
1018
1019 If unsure, say N.
1020
1021config DEBUG_SMI
1022 bool "Output verbose SMI debug messages"
1023 default n
1024 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +02001025 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +00001026 help
1027 This option enables additional SMI related debug messages.
1028
1029 Note: This option will increase the size of the coreboot image.
1030
1031 If unsure, say N.
1032
Kyösti Mälkki94464472020-06-13 13:45:42 +03001033config DEBUG_PERIODIC_SMI
1034 bool "Trigger SMI periodically"
1035 depends on DEBUG_SMI
1036
Uwe Hermanna953f372010-11-10 00:14:32 +00001037# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1038# printk(BIOS_DEBUG, ...) calls.
1039config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -07001040 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001041 bool
Uwe Hermanna953f372010-11-10 00:14:32 +00001042 default n
Uwe Hermanna953f372010-11-10 00:14:32 +00001043 help
1044 This option enables additional malloc related debug messages.
1045
1046 Note: This option will increase the size of the coreboot image.
1047
1048 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +03001049
Marc Jones5b5c52e2020-10-12 11:44:46 -06001050# Only visible if DEBUG_SPEW (8) is set.
1051config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -07001052 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -06001053 default n
1054 help
1055 This option enables additional PCI memory and IO debug messages.
1056 Note: This option will increase the size of the coreboot image.
1057 If unsure, say N.
1058
Kyösti Mälkki66277952018-12-31 15:22:34 +02001059config DEBUG_CONSOLE_INIT
1060 bool "Debug console initialisation code"
1061 default n
1062 help
1063 With this option printk()'s are attempted before console hardware
1064 initialisation has been completed. Your mileage may vary.
1065
1066 Typically you will need to modify source in console_hw_init() such
1067 that a working console appears before the one you want to debug.
1068
1069 If unsure, say N.
1070
Uwe Hermanna953f372010-11-10 00:14:32 +00001071# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1072# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001073config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -07001074 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001075 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001076 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001077 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001078 help
1079 This option enables additional x86emu related debug messages.
1080
1081 Note: This option will increase the time to emulate a ROM.
1082
1083 If unsure, say N.
1084
Uwe Hermann01ce6012010-03-05 10:03:50 +00001085config X86EMU_DEBUG
1086 bool "Output verbose x86emu debug messages"
1087 default n
1088 depends on PCI_OPTION_ROM_RUN_YABEL
1089 help
1090 This option enables additional x86emu related debug messages.
1091
1092 Note: This option will increase the size of the coreboot image.
1093
1094 If unsure, say N.
1095
1096config X86EMU_DEBUG_JMP
1097 bool "Trace JMP/RETF"
1098 default n
1099 depends on X86EMU_DEBUG
1100 help
1101 Print information about JMP and RETF opcodes from x86emu.
1102
1103 Note: This option will increase the size of the coreboot image.
1104
1105 If unsure, say N.
1106
1107config X86EMU_DEBUG_TRACE
1108 bool "Trace all opcodes"
1109 default n
1110 depends on X86EMU_DEBUG
1111 help
1112 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001113
Uwe Hermann01ce6012010-03-05 10:03:50 +00001114 WARNING: This will produce a LOT of output and take a long time.
1115
1116 Note: This option will increase the size of the coreboot image.
1117
1118 If unsure, say N.
1119
1120config X86EMU_DEBUG_PNP
1121 bool "Log Plug&Play accesses"
1122 default n
1123 depends on X86EMU_DEBUG
1124 help
1125 Print Plug And Play accesses made by option ROMs.
1126
1127 Note: This option will increase the size of the coreboot image.
1128
1129 If unsure, say N.
1130
1131config X86EMU_DEBUG_DISK
1132 bool "Log Disk I/O"
1133 default n
1134 depends on X86EMU_DEBUG
1135 help
1136 Print Disk I/O related messages.
1137
1138 Note: This option will increase the size of the coreboot image.
1139
1140 If unsure, say N.
1141
1142config X86EMU_DEBUG_PMM
1143 bool "Log PMM"
1144 default n
1145 depends on X86EMU_DEBUG
1146 help
1147 Print messages related to POST Memory Manager (PMM).
1148
1149 Note: This option will increase the size of the coreboot image.
1150
1151 If unsure, say N.
1152
1153
1154config X86EMU_DEBUG_VBE
1155 bool "Debug VESA BIOS Extensions"
1156 default n
1157 depends on X86EMU_DEBUG
1158 help
1159 Print messages related to VESA BIOS Extension (VBE) functions.
1160
1161 Note: This option will increase the size of the coreboot image.
1162
1163 If unsure, say N.
1164
1165config X86EMU_DEBUG_INT10
1166 bool "Redirect INT10 output to console"
1167 default n
1168 depends on X86EMU_DEBUG
1169 help
1170 Let INT10 (i.e. character output) calls print messages to debug output.
1171
1172 Note: This option will increase the size of the coreboot image.
1173
1174 If unsure, say N.
1175
1176config X86EMU_DEBUG_INTERRUPTS
1177 bool "Log intXX calls"
1178 default n
1179 depends on X86EMU_DEBUG
1180 help
1181 Print messages related to interrupt handling.
1182
1183 Note: This option will increase the size of the coreboot image.
1184
1185 If unsure, say N.
1186
1187config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1188 bool "Log special memory accesses"
1189 default n
1190 depends on X86EMU_DEBUG
1191 help
1192 Print messages related to accesses to certain areas of the virtual
1193 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1194
1195 Note: This option will increase the size of the coreboot image.
1196
1197 If unsure, say N.
1198
1199config X86EMU_DEBUG_MEM
1200 bool "Log all memory accesses"
1201 default n
1202 depends on X86EMU_DEBUG
1203 help
1204 Print memory accesses made by option ROM.
1205 Note: This also includes accesses to fetch instructions.
1206
1207 Note: This option will increase the size of the coreboot image.
1208
1209 If unsure, say N.
1210
1211config X86EMU_DEBUG_IO
1212 bool "Log IO accesses"
1213 default n
1214 depends on X86EMU_DEBUG
1215 help
1216 Print I/O accesses made by option ROM.
1217
1218 Note: This option will increase the size of the coreboot image.
1219
1220 If unsure, say N.
1221
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001222config X86EMU_DEBUG_TIMINGS
1223 bool "Output timing information"
1224 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001225 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001226 help
1227 Print timing information needed by i915tool.
1228
1229 If unsure, say N.
1230
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001231config DEBUG_SPI_FLASH
1232 bool "Output verbose SPI flash debug messages"
1233 default n
1234 depends on SPI_FLASH
1235 help
1236 This option enables additional SPI flash related debug messages.
1237
Marc Jonesdc12daf2021-04-16 14:26:08 -06001238config DEBUG_IPMI
1239 bool "Output verbose IPMI debug messages"
1240 default n
1241 depends on IPMI_KCS
1242 help
1243 This option enables additional IPMI related debug messages.
1244
Stefan Reinauer8e073822012-04-04 00:07:22 +02001245if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1246# Only visible with the right southbridge and loglevel.
1247config DEBUG_INTEL_ME
1248 bool "Verbose logging for Intel Management Engine"
1249 default n
1250 help
1251 Enable verbose logging for Intel Management Engine driver that
1252 is present on Intel 6-series chipsets.
1253endif
1254
Marc Jones8b522db2020-10-12 11:58:46 -06001255config DEBUG_FUNC
Marc Jonesc6076ef2021-11-11 12:07:46 -07001256 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones8b522db2020-10-12 11:58:46 -06001257 default n
1258 help
1259 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001260 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001261 Note: This option will increase the size of the coreboot image.
1262 If unsure, say N.
1263
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001264config DEBUG_COVERAGE
1265 bool "Debug code coverage"
1266 default n
1267 depends on COVERAGE
1268 help
1269 If enabled, the code coverage hooks in coreboot will output some
1270 information about the coverage data that is dumped.
1271
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001272config DEBUG_BOOT_STATE
1273 bool "Debug boot state machine"
1274 default n
1275 help
1276 Control debugging of the boot state machine. When selected displays
1277 the state boundaries in ramstage.
1278
Nico Hubere84e6252016-10-05 17:43:56 +02001279config DEBUG_ADA_CODE
1280 bool "Compile debug code in Ada sources"
1281 default n
1282 help
1283 Add the compiler switch `-gnata` to compile code guarded by
1284 `pragma Debug`.
1285
Simon Glass46255f72018-07-12 15:26:07 -06001286config HAVE_EM100_SUPPORT
Arthur Heymans1842aa22022-04-17 20:10:41 +02001287 bool
Simon Glass46255f72018-07-12 15:26:07 -06001288 help
1289 This is enabled by platforms which can support using the EM100.
1290
1291config EM100
1292 bool "Configure image for EM100 usage"
1293 depends on HAVE_EM100_SUPPORT
1294 help
1295 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1296 over USB. However it only supports a maximum SPI clock of 20MHz and
1297 single data output. Enable this option to use a 20MHz SPI clock and
1298 disable "Dual Output Fast Read" Support.
1299
1300 On AMD platforms this changes the SPI speed at run-time if the
1301 mainboard code supports this. On supported Intel platforms this works
1302 by changing the settings in the descriptor.bin file.
1303
Uwe Hermann168b11b2009-10-07 16:15:40 +00001304endmenu
1305
Martin Roth8e4aafb2016-12-15 15:25:15 -07001306###############################################################################
1307# Set variables with no prompt - these can be set anywhere, and putting at
1308# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001309
1310source "src/lib/Kconfig"
1311
Myles Watson2e672732009-11-12 16:38:03 +00001312config WARNINGS_ARE_ERRORS
1313 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001314 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001315
Peter Stuge51eafde2010-10-13 06:23:02 +00001316# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1317# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1318# mutually exclusive. One of these options must be selected in the
1319# mainboard Kconfig if the chipset supports enabling and disabling of
1320# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1321# in mainboard/Kconfig to know if the button should be enabled or not.
1322
1323config POWER_BUTTON_DEFAULT_ENABLE
1324 def_bool n
1325 help
1326 Select when the board has a power button which can optionally be
1327 disabled by the user.
1328
1329config POWER_BUTTON_DEFAULT_DISABLE
1330 def_bool n
1331 help
1332 Select when the board has a power button which can optionally be
1333 enabled by the user, e.g. when the board ships with a jumper over
1334 the power switch contacts.
1335
1336config POWER_BUTTON_FORCE_ENABLE
1337 def_bool n
1338 help
1339 Select when the board requires that the power button is always
1340 enabled.
1341
1342config POWER_BUTTON_FORCE_DISABLE
1343 def_bool n
1344 help
1345 Select when the board requires that the power button is always
1346 disabled, e.g. when it has been hardwired to ground.
1347
1348config POWER_BUTTON_IS_OPTIONAL
1349 bool
1350 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1351 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1352 help
1353 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001354
1355config REG_SCRIPT
1356 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001357 default n
1358 help
1359 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001360
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001361config MAX_REBOOT_CNT
1362 int
1363 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001364 help
1365 Internal option that sets the maximum number of bootblock executions allowed
1366 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001367 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001368
Martin Roth8e4aafb2016-12-15 15:25:15 -07001369config UNCOMPRESSED_RAMSTAGE
1370 bool
1371
1372config NO_XIP_EARLY_STAGES
1373 bool
1374 default n if ARCH_X86
1375 default y
1376 help
1377 Identify if early stages are eXecute-In-Place(XIP).
1378
Martin Roth8e4aafb2016-12-15 15:25:15 -07001379config EARLY_CBMEM_LIST
1380 bool
1381 default n
1382 help
1383 Enable display of CBMEM during romstage and postcar.
1384
1385config RELOCATABLE_MODULES
1386 bool
1387 help
1388 If RELOCATABLE_MODULES is selected then support is enabled for
1389 building relocatable modules in the RAM stage. Those modules can be
1390 loaded anywhere and all the relocations are handled automatically.
1391
Martin Roth8e4aafb2016-12-15 15:25:15 -07001392config GENERIC_GPIO_LIB
1393 bool
1394 help
1395 If enabled, compile the generic GPIO library. A "generic" GPIO
1396 implies configurability usually found on SoCs, particularly the
1397 ability to control internal pull resistors.
1398
Martin Roth8e4aafb2016-12-15 15:25:15 -07001399config BOOTBLOCK_CUSTOM
1400 # To be selected by arch, SoC or mainboard if it does not want use the normal
1401 # src/lib/bootblock.c#main() C entry point.
1402 bool
1403
Arthur Heymanse8217b12022-04-05 20:42:07 +02001404config BOOTBLOCK_IN_CBFS
1405 bool
1406 default y if ARCH_X86
1407 help
1408 Select this on platforms that have a top aligned bootblock inside cbfs.
1409
Furquan Shaikh46514c22020-06-11 11:59:07 -07001410config MEMLAYOUT_LD_FILE
1411 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001412 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001413 help
1414 This variable allows SoC/mainboard to supply in a custom linker file
1415 if required. This determines the linker file used for all the stages
1416 (bootblock, romstage, verstage, ramstage, postcar) in
1417 src/arch/${ARCH}/Makefile.inc.
1418
Martin Roth75e5cb72016-12-15 15:05:37 -07001419###############################################################################
1420# Set default values for symbols created before mainboards. This allows the
1421# option to be displayed in the general menu, but the default to be loaded in
1422# the mainboard if desired.
Martin Roth75e5cb72016-12-15 15:05:37 -07001423config COMPRESS_PRERAM_STAGES
Arthur Heymanse146fbd2019-11-04 18:57:06 +01001424 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -07001425 default y
1426
1427config INCLUDE_CONFIG_FILE
1428 default y
1429
Martin Roth75e5cb72016-12-15 15:05:37 -07001430config BOOTSPLASH_FILE
1431 depends on BOOTSPLASH_IMAGE
1432 default "bootsplash.jpg"
1433
1434config CBFS_SIZE
1435 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301436
1437config HAVE_BOOTBLOCK
1438 bool
1439 default y
1440
1441config HAVE_VERSTAGE
1442 bool
1443 depends on VBOOT_SEPARATE_VERSTAGE
1444 default y
1445
1446config HAVE_ROMSTAGE
1447 bool
1448 default y
1449
Subrata Banikb5962a92019-06-08 12:29:02 +05301450config HAVE_RAMSTAGE
1451 bool
1452 default n if RAMPAYLOAD
1453 default y