blob: b019e9d8b29cbed3c01c97e7eb69cf62efafa8fd [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100115 bool "Generate SCONFIG & BINCFG parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Angel Pons17852e62021-05-20 15:30:59 +0200123choice
124 prompt "Option backend to use"
125 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
126
127config OPTION_BACKEND_NONE
128 bool "None"
129
Joe Korty6d772522010-05-19 18:41:15 +0000130config USE_OPTION_TABLE
131 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000132 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000133 help
134 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200135 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000136
Angel Pons17852e62021-05-20 15:30:59 +0200137endchoice
138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600141 depends on USE_OPTION_TABLE
142 help
143 Enable this option to reset "CMOS" NVRAM values to default on
144 every boot. Use this if you want the NVRAM configuration to
145 never be modified from its default values.
146
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000147config COMPRESS_RAMSTAGE
148 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530149 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700150 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000151 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100152 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000153
Julius Werner09f29212015-09-29 13:51:35 -0700154config COMPRESS_PRERAM_STAGES
155 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530156 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700157 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700158 help
159 Compress romstage and (if it exists) verstage with LZ4 to save flash
160 space and speed up boot, since the time for reading the image from SPI
161 (and in the vboot case verifying it) is usually much greater than the
162 time spent decompressing. Doesn't work for XIP stages (assume all
163 ARCH_X86 for now) for obvious reasons.
164
Julius Werner99f46832018-05-16 14:14:04 -0700165config COMPRESS_BOOTBLOCK
166 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530167 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700168 help
169 This option can be used to compress the bootblock with LZ4 and attach
170 a small self-decompression stub to its front. This can drastically
171 reduce boot time on platforms where the bootblock is loaded over a
172 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200173 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700174 SoC memlayout and possibly extra support code, it should not be
175 user-selectable. (There's no real point in offering this to the user
176 anyway... if it works and saves boot time, you would always want it.)
177
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200178config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200179 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700180 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200181 help
182 Include the .config file that was used to compile coreboot
183 in the (CBFS) ROM image. This is useful if you want to know which
184 options were used to build a specific coreboot.rom image.
185
Daniele Forsi53847a22014-07-22 18:00:56 +0200186 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200187
188 You can use the following command to easily list the options:
189
190 grep -a CONFIG_ coreboot.rom
191
192 Alternatively, you can also use cbfstool to print the image
193 contents (including the raw 'config' item we're looking for).
194
195 Example:
196
197 $ cbfstool coreboot.rom print
198 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
199 offset 0x0
200 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600201
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200202 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100203 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200204 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200205 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200206 fallback/payload 0x80dc0 payload 51526
207 config 0x8d740 raw 3324
208 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200209
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700210config COLLECT_TIMESTAMPS
211 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200212 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700213 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200214 Make coreboot create a table of timer-ID/timer-value pairs to
215 allow measuring time spent at different phases of the boot process.
216
Martin Rothb22bbe22018-03-07 15:32:16 -0700217config TIMESTAMPS_ON_CONSOLE
218 bool "Print the timestamp values on the console"
219 default n
220 depends on COLLECT_TIMESTAMPS
221 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200222 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700223
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200224config USE_BLOBS
225 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100226 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200227 help
228 This draws in the blobs repository, which contains binary files that
229 might be required for some chipsets or boards.
230 This flag ensures that a "Free" option remains available for users.
231
Marshall Dawson20ce4002019-10-28 15:55:03 -0600232config USE_AMD_BLOBS
233 bool "Allow AMD blobs repository (with license agreement)"
234 depends on USE_BLOBS
235 help
236 This draws in the amd_blobs repository, which contains binary files
237 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
238 etc. Selecting this item to download or clone the repo implies your
239 agreement to the AMD license agreement. A copy of the license text
240 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
241 and your copy of the license is present in the repo once downloaded.
242
243 Note that for some products, omitting PSP, SMU images, or other items
244 may result in a nonbooting coreboot.rom.
245
Julius Wernerbc1cb382020-06-18 15:03:22 -0700246config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000247 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700248 depends on USE_BLOBS
249 help
250 This draws in the qc_blobs repository, which contains binary files
251 distributed by Qualcomm that are required to build firmware for
252 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
253 firmware). If you say Y here you are implicitly agreeing to the
254 Qualcomm license agreement which can be found at:
255 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
256
257 *****************************************************
258 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
259 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
260 *****************************************************
261
262 Not selecting this option means certain Qualcomm SoCs and related
263 mainboards cannot be built and will be hidden from the "Mainboards"
264 section.
265
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800266config COVERAGE
267 bool "Code coverage support"
268 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800269 help
270 Add code coverage support for coreboot. This will store code
271 coverage information in CBMEM for extraction from user space.
272 If unsure, say N.
273
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700274config UBSAN
275 bool "Undefined behavior sanitizer support"
276 default n
277 help
278 Instrument the code with checks for undefined behavior. If unsure,
279 say N because it adds a small performance penalty and may abort
280 on code that happens to work in spite of the UB.
281
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700282config HAVE_ASAN_IN_ROMSTAGE
283 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700284 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700285
286config ASAN_IN_ROMSTAGE
287 bool
288 default n
289 help
290 Enable address sanitizer in romstage for platform.
291
292config HAVE_ASAN_IN_RAMSTAGE
293 bool
294 default n
295
296config ASAN_IN_RAMSTAGE
297 bool
298 default n
299 help
300 Enable address sanitizer in ramstage for platform.
301
302config ASAN
303 bool "Address sanitizer support"
304 default n
305 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
306 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700307 help
308 Enable address sanitizer - runtime memory debugger,
309 designed to find out-of-bounds accesses and use-after-scope bugs.
310
311 This feature consumes up to 1/8 of available memory and brings about
312 ~1.5x performance slowdown.
313
314 If unsure, say N.
315
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700316if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700317 comment "Before using this feature, make sure that "
318 comment "asan_shadow_offset_callback patch is applied to GCC."
319endif
320
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200321choice
322 prompt "Stage Cache for ACPI S3 resume"
Kyösti Mälkki18a8ba42020-07-02 21:48:38 +0300323 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200324 default TSEG_STAGE_CACHE if SMM_TSEG
325
326config NO_STAGE_CACHE
327 bool "Disabled"
328 help
329 Do not save any component in stage cache for resume path. On resume,
330 all components would be read back from CBFS again.
331
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300332config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200333 bool "TSEG"
334 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200335 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300336 The option enables stage cache support for platform. Platform
337 can stash copies of postcar, ramstage and raw runtime data
338 inside SMM TSEG, to be restored on S3 resume path.
339
340config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200341 bool "CBMEM"
342 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300343 help
344 The option enables stage cache support for platform. Platform
345 can stash copies of postcar, ramstage and raw runtime data
346 inside CBMEM.
347
348 While the approach is faster than reloading stages from boot media
349 it is also a possible attack scenario via which OS can possibly
350 circumvent SMM locks and SPI write protections.
351
352 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200353
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200354endchoice
355
Stefan Reinauer58470e32014-10-17 13:08:36 +0200356config UPDATE_IMAGE
357 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200358 help
359 If this option is enabled, no new coreboot.rom file
360 is created. Instead it is expected that there already
361 is a suitable file for further processing.
362 The bootblock will not be modified.
363
Martin Roth5942e062016-01-20 14:59:21 -0700364 If unsure, select 'N'
365
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400366config BOOTSPLASH_IMAGE
367 bool "Add a bootsplash image"
368 help
369 Select this option if you have a bootsplash image that you would
370 like to add to your ROM.
371
372 This will only add the image to the ROM. To actually run it check
373 options under 'Display' section.
374
375config BOOTSPLASH_FILE
376 string "Bootsplash path and filename"
377 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700378 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400379 help
380 The path and filename of the file to use as graphical bootsplash
381 screen. The file format has to be jpg.
382
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700383config FW_CONFIG
384 bool "Firmware Configuration Probing"
385 default n
386 help
387 Enable support for probing devices with fw_config. This is a simple
388 bitmask broken into fields and options for probing.
389
390config FW_CONFIG_SOURCE_CBFS
391 bool "Obtain Firmware Configuration value from CBFS"
392 depends on FW_CONFIG
393 default n
394 help
395 With this option enabled coreboot will look for the 32bit firmware
396 configuration value in CBFS at the selected prefix with the file name
397 "fw_config". This option will override other sources and allow the
398 local image to preempt the mainboard selected source.
399
400config FW_CONFIG_SOURCE_CHROMEEC_CBI
401 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
402 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
403 default n
404 help
405 This option tells coreboot to read the firmware configuration value
406 from the Google Chrome Embedded Controller CBI interface. This source
407 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
408 found in CBFS.
409
Nico Huber94cdec62019-06-06 19:36:02 +0200410config HAVE_RAMPAYLOAD
411 bool
412
Subrata Banik7e893a02019-05-06 14:17:41 +0530413config RAMPAYLOAD
414 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530415 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200416 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530417 help
418 If this option is enabled, coreboot flow will skip ramstage
419 loading and execution of ramstage to load payload.
420
421 Instead it is expected to load payload from postcar stage itself.
422
423 In this flow coreboot will perform basic x86 initialization
424 (DRAM resource allocation), MTRR programming,
425 Skip PCI enumeration logic and only allocate BAR for fixed devices
426 (bootable devices, TPM over GSPI).
427
Subrata Banik37bead62020-02-09 19:13:52 +0530428config HAVE_CONFIGURABLE_RAMSTAGE
429 bool
430
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000431config CONFIGURABLE_RAMSTAGE
432 bool "Enable a configurable ramstage."
433 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530434 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000435 help
436 A configurable ramstage allows you to select which parts of the ramstage
437 to run. Currently, we can only select a minimal PCI scanning step.
438 The minimal PCI scanning will only check those parts that are enabled
439 in the devicetree.cb. By convention none of those devices should be bridges.
440
441config MINIMAL_PCI_SCANNING
442 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530443 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000444 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530445 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000446 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000447endmenu
448
Martin Roth026e4dc2015-06-19 23:17:15 -0600449menu "Mainboard"
450
Stefan Reinauera48ca842015-04-04 01:58:28 +0200451source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000452
Marshall Dawsone9375132016-09-04 08:38:33 -0600453config DEVICETREE
454 string
455 default "devicetree.cb"
456 help
457 This symbol allows mainboards to select a different file under their
458 mainboard directory for the devicetree.cb file. This allows the board
459 variants that need different devicetrees to be in the same directory.
460
461 Examples: "devicetree.variant.cb"
462 "variant/devicetree.cb"
463
Furquan Shaikhf2419982018-06-21 18:50:48 -0700464config OVERRIDE_DEVICETREE
465 string
466 default ""
467 help
468 This symbol allows variants to provide an override devicetree file to
469 override the registers and/or add new devices on top of the ones
470 provided by baseboard devicetree using CONFIG_DEVICETREE.
471
472 Examples: "devicetree.variant-override.cb"
473 "variant/devicetree-override.cb"
474
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200475config FMDFILE
476 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200477 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200478 default ""
479 help
480 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
481 but in some cases more complex setups are required.
482 When an fmd is specified, it overrides the default format.
483
Arthur Heymans965881b2019-09-25 13:18:52 +0200484config CBFS_SIZE
485 hex "Size of CBFS filesystem in ROM"
486 depends on FMDFILE = ""
487 # Default value set at the end of the file
488 help
489 This is the part of the ROM actually managed by CBFS, located at the
490 end of the ROM (passed through cbfstool -o) on x86 and at at the start
491 of the ROM (passed through cbfstool -s) everywhere else. It defaults
492 to span the whole ROM on all but Intel systems that use an Intel Firmware
493 Descriptor. It can be overridden to make coreboot live alongside other
494 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
495 binaries. This symbol should only be used to generate a default FMAP and
496 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
497
Martin Rothda1ca202015-12-26 16:51:16 -0700498endmenu
499
Martin Rothb09a5692016-01-24 19:38:33 -0700500# load site-local kconfig to allow user specific defaults and overrides
501source "site-local/Kconfig"
502
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200503config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600504 default n
505 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200506
Duncan Laurie8312df42019-02-01 11:33:57 -0800507config SYSTEM_TYPE_TABLET
508 default n
509 bool
510
511config SYSTEM_TYPE_DETACHABLE
512 default n
513 bool
514
515config SYSTEM_TYPE_CONVERTIBLE
516 default n
517 bool
518
Werner Zehc0fb3612016-01-14 15:08:36 +0100519config CBFS_AUTOGEN_ATTRIBUTES
520 default n
521 bool
522 help
523 If this option is selected, every file in cbfs which has a constraint
524 regarding position or alignment will get an additional file attribute
525 which describes this constraint.
526
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000527menu "Chipset"
528
Duncan Lauried2119762015-06-08 18:11:56 -0700529comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600530source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000531comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200532source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000533comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200534source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100535source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000536comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200537source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100538source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000539comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200540source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000541comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200542source "src/ec/acpi/Kconfig"
543source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000544
Martin Roth59aa2b12015-06-20 16:17:12 -0600545source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600546source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600547
Martin Rothe1523ec2015-06-19 22:30:43 -0600548source "src/arch/*/Kconfig"
549
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700550config CHIPSET_DEVICETREE
551 string
552 default ""
553 help
554 This symbol allows a chipset to provide a set of default settings in
555 a devicetree which are common to all mainboards. This may include
556 devices (including alias names), chip drivers, register settings,
557 and others. This path is relative to the src/ directory.
558
559 Example: "chipset.cb"
560
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000561endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000562
Stefan Reinauera48ca842015-04-04 01:58:28 +0200563source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800564
Rudolf Marekd9c25492010-05-16 15:31:53 +0000565menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200566source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800567source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000568source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700569source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000570endmenu
571
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200572menu "Security"
573
574source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100575source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200576
577endmenu
578
Martin Roth09210a12016-05-17 11:28:23 -0600579source "src/acpi/Kconfig"
580
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500581# This option is for the current boards/chipsets where SPI flash
582# is not the boot device. Currently nearly all boards/chipsets assume
583# SPI flash is the boot device.
584config BOOT_DEVICE_NOT_SPI_FLASH
585 bool
586 default n
587
588config BOOT_DEVICE_SPI_FLASH
589 bool
590 default y if !BOOT_DEVICE_NOT_SPI_FLASH
591 default n
592
Aaron Durbin16c173f2016-08-11 14:04:10 -0500593config BOOT_DEVICE_MEMORY_MAPPED
594 bool
595 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
596 default n
597 help
598 Inform system if SPI is memory-mapped or not.
599
Aaron Durbine8e118d2016-08-12 15:00:10 -0500600config BOOT_DEVICE_SUPPORTS_WRITES
601 bool
602 default n
603 help
604 Indicate that the platform has writable boot device
605 support.
606
Patrick Georgi0770f252015-04-22 13:28:21 +0200607config RTC
608 bool
609 default n
610
Patrick Georgi0588d192009-08-12 15:00:51 +0000611config HEAP_SIZE
612 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500613 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000614 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000615
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700616config STACK_SIZE
617 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700618 default 0x1000 if ARCH_X86
619 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700620
Patrick Georgi0588d192009-08-12 15:00:51 +0000621config MAX_CPUS
622 int
623 default 1
624
Stefan Reinauera48ca842015-04-04 01:58:28 +0200625source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000626
627config HAVE_ACPI_RESUME
628 bool
629 default n
630
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100631config DISABLE_ACPI_HIBERNATE
632 bool
633 default n
634 help
635 Removes S4 from the available sleepstates
636
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600637config RESUME_PATH_SAME_AS_BOOT
638 bool
639 default y if ARCH_X86
640 depends on HAVE_ACPI_RESUME
641 help
642 This option indicates that when a system resumes it takes the
643 same path as a regular boot. e.g. an x86 system runs from the
644 reset vector at 0xfffffff0 on both resume and warm/cold boot.
645
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300646config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500647 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300648
649config HAVE_MONOTONIC_TIMER
650 bool
651 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300652 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500653 help
654 The board/chipset provides a monotonic timer.
655
Aaron Durbine5e36302014-09-25 10:05:15 -0500656config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300657 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500658 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300659 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500660 help
661 The board/chipset uses a generic udelay function utilizing the
662 monotonic timer.
663
Aaron Durbin340ca912013-04-30 09:58:12 -0500664config TIMER_QUEUE
665 def_bool n
666 depends on HAVE_MONOTONIC_TIMER
667 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300668 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500669
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500670config COOP_MULTITASKING
671 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500672 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500673 help
674 Cooperative multitasking allows callbacks to be multiplexed on the
675 main thread of ramstage. With this enabled it allows for multiple
676 execution paths to take place when they have udelay() calls within
677 their code.
678
679config NUM_THREADS
680 int
681 default 4
682 depends on COOP_MULTITASKING
683 help
684 How many execution threads to cooperatively multitask with.
685
Patrick Georgi0588d192009-08-12 15:00:51 +0000686config HAVE_OPTION_TABLE
687 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000688 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000689 help
690 This variable specifies whether a given board has a cmos.layout
691 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000692 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000693
Angel Ponsf206cda2021-05-17 12:12:39 +0200694config CMOS_LAYOUT_FILE
695 string
696 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
697 depends on HAVE_OPTION_TABLE
698
Patrick Georgi0588d192009-08-12 15:00:51 +0000699config PCI_IO_CFG_EXT
700 bool
701 default n
702
703config IOAPIC
704 bool
705 default n
706
Myles Watson45bb25f2009-09-22 18:49:08 +0000707config USE_WATCHDOG_ON_BOOT
708 bool
709 default n
710
Myles Watson45bb25f2009-09-22 18:49:08 +0000711config GFXUMA
712 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000713 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000714 help
715 Enable Unified Memory Architecture for graphics.
716
Myles Watsonb8e20272009-10-15 13:35:47 +0000717config HAVE_MP_TABLE
718 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000719 help
720 This variable specifies whether a given board has MP table support.
721 It is usually set in mainboard/*/Kconfig.
722 Whether or not the MP table is actually generated by coreboot
723 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000724
725config HAVE_PIRQ_TABLE
726 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000727 help
728 This variable specifies whether a given board has PIRQ table support.
729 It is usually set in mainboard/*/Kconfig.
730 Whether or not the PIRQ table is actually generated by coreboot
731 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000732
Aaron Durbin9420a522015-11-17 16:31:00 -0600733config ACPI_NHLT
734 bool
735 default n
736 help
737 Build support for NHLT (non HD Audio) ACPI table generation.
738
Myles Watsond73c1b52009-10-26 15:14:07 +0000739#These Options are here to avoid "undefined" warnings.
740#The actual selection and help texts are in the following menu.
741
Uwe Hermann168b11b2009-10-07 16:15:40 +0000742menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000743
Myles Watsonb8e20272009-10-15 13:35:47 +0000744config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800745 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
746 bool
747 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000748 help
749 Generate an MP table (conforming to the Intel MultiProcessor
750 specification 1.4) for this board.
751
752 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000753
Myles Watsonb8e20272009-10-15 13:35:47 +0000754config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800755 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
756 bool
757 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000758 help
759 Generate a PIRQ table for this board.
760
761 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000762
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200763config GENERATE_SMBIOS_TABLES
764 depends on ARCH_X86
765 bool "Generate SMBIOS tables"
766 default y
767 help
768 Generate SMBIOS tables for this board.
769
770 If unsure, say Y.
771
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200772config SMBIOS_PROVIDED_BY_MOBO
773 bool
774 default n
775
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200776config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100777 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
778 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200779 depends on GENERATE_SMBIOS_TABLES
780 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600781 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200782 The Serial Number to store in SMBIOS structures.
783
784config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100785 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
786 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200787 depends on GENERATE_SMBIOS_TABLES
788 default "1.0"
789 help
790 The Version Number to store in SMBIOS structures.
791
792config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100793 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
794 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200795 depends on GENERATE_SMBIOS_TABLES
796 default MAINBOARD_VENDOR
797 help
798 Override the default Manufacturer stored in SMBIOS structures.
799
800config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100801 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
802 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200803 depends on GENERATE_SMBIOS_TABLES
804 default MAINBOARD_PART_NUMBER
805 help
806 Override the default Product name stored in SMBIOS structures.
807
Johnny Linc746a742020-06-03 11:44:22 +0800808config VPD_SMBIOS_VERSION
809 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
810 default n
811 depends on VPD && GENERATE_SMBIOS_TABLES
812 help
813 Selecting this option will read firmware_version from
814 VPD_RO and override SMBIOS type 0 version. One special
815 scenario of using this feature is to assign a BIOS version
816 to a coreboot image without the need to rebuild from source.
817
Myles Watson45bb25f2009-09-22 18:49:08 +0000818endmenu
819
Martin Roth21c06502016-02-04 19:52:27 -0700820source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000821
Uwe Hermann168b11b2009-10-07 16:15:40 +0000822menu "Debugging"
823
Nico Huberd67edca2018-11-13 19:28:07 +0100824comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100825source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100826
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200827comment "BLOB Debug Settings"
828source "src/drivers/intel/fsp*/Kconfig.debug_blob"
829
Nico Huberd67edca2018-11-13 19:28:07 +0100830comment "General Debug Settings"
831
Uwe Hermann168b11b2009-10-07 16:15:40 +0000832# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000833config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000834 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200835 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100836 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000837 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000838 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000839 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000840
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200841config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100842 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200843 default n
844 depends on GDB_STUB
845 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100846 If enabled, coreboot will wait for a GDB connection in the ramstage.
847
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200848
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800849config FATAL_ASSERTS
850 bool "Halt when hitting a BUG() or assertion error"
851 default n
852 help
853 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
854
Nico Huber371a6672018-11-13 22:06:40 +0100855config HAVE_DEBUG_GPIO
856 bool
857
858config DEBUG_GPIO
859 bool "Output verbose GPIO debug messages"
860 depends on HAVE_DEBUG_GPIO
861
Stefan Reinauerfe422182012-05-02 16:33:18 -0700862config DEBUG_CBFS
863 bool "Output verbose CBFS debug messages"
864 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700865 help
866 This option enables additional CBFS related debug messages.
867
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000868config HAVE_DEBUG_RAM_SETUP
869 def_bool n
870
Uwe Hermann01ce6012010-03-05 10:03:50 +0000871config DEBUG_RAM_SETUP
872 bool "Output verbose RAM init debug messages"
873 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000874 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000875 help
876 This option enables additional RAM init related debug messages.
877 It is recommended to enable this when debugging issues on your
878 board which might be RAM init related.
879
880 Note: This option will increase the size of the coreboot image.
881
882 If unsure, say N.
883
Myles Watson80e914ff2010-06-01 19:25:31 +0000884config DEBUG_PIRQ
885 bool "Check PIRQ table consistency"
886 default n
887 depends on GENERATE_PIRQ_TABLE
888 help
889 If unsure, say N.
890
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000891config HAVE_DEBUG_SMBUS
892 def_bool n
893
Uwe Hermann01ce6012010-03-05 10:03:50 +0000894config DEBUG_SMBUS
895 bool "Output verbose SMBus debug messages"
896 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000897 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000898 help
899 This option enables additional SMBus (and SPD) debug messages.
900
901 Note: This option will increase the size of the coreboot image.
902
903 If unsure, say N.
904
905config DEBUG_SMI
906 bool "Output verbose SMI debug messages"
907 default n
908 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +0200909 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000910 help
911 This option enables additional SMI related debug messages.
912
913 Note: This option will increase the size of the coreboot image.
914
915 If unsure, say N.
916
Kyösti Mälkki94464472020-06-13 13:45:42 +0300917config DEBUG_PERIODIC_SMI
918 bool "Trigger SMI periodically"
919 depends on DEBUG_SMI
920
Uwe Hermanna953f372010-11-10 00:14:32 +0000921# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
922# printk(BIOS_DEBUG, ...) calls.
923config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -0700924 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800925 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000926 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000927 help
928 This option enables additional malloc related debug messages.
929
930 Note: This option will increase the size of the coreboot image.
931
932 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300933
Marc Jones5b5c52e2020-10-12 11:44:46 -0600934# Only visible if DEBUG_SPEW (8) is set.
935config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -0700936 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -0600937 default n
938 help
939 This option enables additional PCI memory and IO debug messages.
940 Note: This option will increase the size of the coreboot image.
941 If unsure, say N.
942
Kyösti Mälkki66277952018-12-31 15:22:34 +0200943config DEBUG_CONSOLE_INIT
944 bool "Debug console initialisation code"
945 default n
946 help
947 With this option printk()'s are attempted before console hardware
948 initialisation has been completed. Your mileage may vary.
949
950 Typically you will need to modify source in console_hw_init() such
951 that a working console appears before the one you want to debug.
952
953 If unsure, say N.
954
Uwe Hermanna953f372010-11-10 00:14:32 +0000955# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
956# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000957config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -0700958 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800959 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000960 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000961 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000962 help
963 This option enables additional x86emu related debug messages.
964
965 Note: This option will increase the time to emulate a ROM.
966
967 If unsure, say N.
968
Uwe Hermann01ce6012010-03-05 10:03:50 +0000969config X86EMU_DEBUG
970 bool "Output verbose x86emu debug messages"
971 default n
972 depends on PCI_OPTION_ROM_RUN_YABEL
973 help
974 This option enables additional x86emu related debug messages.
975
976 Note: This option will increase the size of the coreboot image.
977
978 If unsure, say N.
979
980config X86EMU_DEBUG_JMP
981 bool "Trace JMP/RETF"
982 default n
983 depends on X86EMU_DEBUG
984 help
985 Print information about JMP and RETF opcodes from x86emu.
986
987 Note: This option will increase the size of the coreboot image.
988
989 If unsure, say N.
990
991config X86EMU_DEBUG_TRACE
992 bool "Trace all opcodes"
993 default n
994 depends on X86EMU_DEBUG
995 help
996 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000997
Uwe Hermann01ce6012010-03-05 10:03:50 +0000998 WARNING: This will produce a LOT of output and take a long time.
999
1000 Note: This option will increase the size of the coreboot image.
1001
1002 If unsure, say N.
1003
1004config X86EMU_DEBUG_PNP
1005 bool "Log Plug&Play accesses"
1006 default n
1007 depends on X86EMU_DEBUG
1008 help
1009 Print Plug And Play accesses made by option ROMs.
1010
1011 Note: This option will increase the size of the coreboot image.
1012
1013 If unsure, say N.
1014
1015config X86EMU_DEBUG_DISK
1016 bool "Log Disk I/O"
1017 default n
1018 depends on X86EMU_DEBUG
1019 help
1020 Print Disk I/O related messages.
1021
1022 Note: This option will increase the size of the coreboot image.
1023
1024 If unsure, say N.
1025
1026config X86EMU_DEBUG_PMM
1027 bool "Log PMM"
1028 default n
1029 depends on X86EMU_DEBUG
1030 help
1031 Print messages related to POST Memory Manager (PMM).
1032
1033 Note: This option will increase the size of the coreboot image.
1034
1035 If unsure, say N.
1036
1037
1038config X86EMU_DEBUG_VBE
1039 bool "Debug VESA BIOS Extensions"
1040 default n
1041 depends on X86EMU_DEBUG
1042 help
1043 Print messages related to VESA BIOS Extension (VBE) functions.
1044
1045 Note: This option will increase the size of the coreboot image.
1046
1047 If unsure, say N.
1048
1049config X86EMU_DEBUG_INT10
1050 bool "Redirect INT10 output to console"
1051 default n
1052 depends on X86EMU_DEBUG
1053 help
1054 Let INT10 (i.e. character output) calls print messages to debug output.
1055
1056 Note: This option will increase the size of the coreboot image.
1057
1058 If unsure, say N.
1059
1060config X86EMU_DEBUG_INTERRUPTS
1061 bool "Log intXX calls"
1062 default n
1063 depends on X86EMU_DEBUG
1064 help
1065 Print messages related to interrupt handling.
1066
1067 Note: This option will increase the size of the coreboot image.
1068
1069 If unsure, say N.
1070
1071config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1072 bool "Log special memory accesses"
1073 default n
1074 depends on X86EMU_DEBUG
1075 help
1076 Print messages related to accesses to certain areas of the virtual
1077 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1078
1079 Note: This option will increase the size of the coreboot image.
1080
1081 If unsure, say N.
1082
1083config X86EMU_DEBUG_MEM
1084 bool "Log all memory accesses"
1085 default n
1086 depends on X86EMU_DEBUG
1087 help
1088 Print memory accesses made by option ROM.
1089 Note: This also includes accesses to fetch instructions.
1090
1091 Note: This option will increase the size of the coreboot image.
1092
1093 If unsure, say N.
1094
1095config X86EMU_DEBUG_IO
1096 bool "Log IO accesses"
1097 default n
1098 depends on X86EMU_DEBUG
1099 help
1100 Print I/O accesses made by option ROM.
1101
1102 Note: This option will increase the size of the coreboot image.
1103
1104 If unsure, say N.
1105
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001106config X86EMU_DEBUG_TIMINGS
1107 bool "Output timing information"
1108 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001109 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001110 help
1111 Print timing information needed by i915tool.
1112
1113 If unsure, say N.
1114
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001115config DEBUG_SPI_FLASH
1116 bool "Output verbose SPI flash debug messages"
1117 default n
1118 depends on SPI_FLASH
1119 help
1120 This option enables additional SPI flash related debug messages.
1121
Marc Jonesdc12daf2021-04-16 14:26:08 -06001122config DEBUG_IPMI
1123 bool "Output verbose IPMI debug messages"
1124 default n
1125 depends on IPMI_KCS
1126 help
1127 This option enables additional IPMI related debug messages.
1128
Stefan Reinauer8e073822012-04-04 00:07:22 +02001129if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1130# Only visible with the right southbridge and loglevel.
1131config DEBUG_INTEL_ME
1132 bool "Verbose logging for Intel Management Engine"
1133 default n
1134 help
1135 Enable verbose logging for Intel Management Engine driver that
1136 is present on Intel 6-series chipsets.
1137endif
1138
Marc Jones8b522db2020-10-12 11:58:46 -06001139config DEBUG_FUNC
1140 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8
1141 default n
1142 help
1143 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001144 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001145 Note: This option will increase the size of the coreboot image.
1146 If unsure, say N.
1147
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001148config DEBUG_COVERAGE
1149 bool "Debug code coverage"
1150 default n
1151 depends on COVERAGE
1152 help
1153 If enabled, the code coverage hooks in coreboot will output some
1154 information about the coverage data that is dumped.
1155
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001156config DEBUG_BOOT_STATE
1157 bool "Debug boot state machine"
1158 default n
1159 help
1160 Control debugging of the boot state machine. When selected displays
1161 the state boundaries in ramstage.
1162
Nico Hubere84e6252016-10-05 17:43:56 +02001163config DEBUG_ADA_CODE
1164 bool "Compile debug code in Ada sources"
1165 default n
1166 help
1167 Add the compiler switch `-gnata` to compile code guarded by
1168 `pragma Debug`.
1169
Simon Glass46255f72018-07-12 15:26:07 -06001170config HAVE_EM100_SUPPORT
1171 bool "Platform can support the Dediprog EM100 SPI emulator"
1172 help
1173 This is enabled by platforms which can support using the EM100.
1174
1175config EM100
1176 bool "Configure image for EM100 usage"
1177 depends on HAVE_EM100_SUPPORT
1178 help
1179 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1180 over USB. However it only supports a maximum SPI clock of 20MHz and
1181 single data output. Enable this option to use a 20MHz SPI clock and
1182 disable "Dual Output Fast Read" Support.
1183
1184 On AMD platforms this changes the SPI speed at run-time if the
1185 mainboard code supports this. On supported Intel platforms this works
1186 by changing the settings in the descriptor.bin file.
1187
Uwe Hermann168b11b2009-10-07 16:15:40 +00001188endmenu
1189
Martin Roth8e4aafb2016-12-15 15:25:15 -07001190###############################################################################
1191# Set variables with no prompt - these can be set anywhere, and putting at
1192# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001193
1194source "src/lib/Kconfig"
1195
Myles Watson2e672732009-11-12 16:38:03 +00001196config WARNINGS_ARE_ERRORS
1197 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001198 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001199
Peter Stuge51eafde2010-10-13 06:23:02 +00001200# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1201# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1202# mutually exclusive. One of these options must be selected in the
1203# mainboard Kconfig if the chipset supports enabling and disabling of
1204# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1205# in mainboard/Kconfig to know if the button should be enabled or not.
1206
1207config POWER_BUTTON_DEFAULT_ENABLE
1208 def_bool n
1209 help
1210 Select when the board has a power button which can optionally be
1211 disabled by the user.
1212
1213config POWER_BUTTON_DEFAULT_DISABLE
1214 def_bool n
1215 help
1216 Select when the board has a power button which can optionally be
1217 enabled by the user, e.g. when the board ships with a jumper over
1218 the power switch contacts.
1219
1220config POWER_BUTTON_FORCE_ENABLE
1221 def_bool n
1222 help
1223 Select when the board requires that the power button is always
1224 enabled.
1225
1226config POWER_BUTTON_FORCE_DISABLE
1227 def_bool n
1228 help
1229 Select when the board requires that the power button is always
1230 disabled, e.g. when it has been hardwired to ground.
1231
1232config POWER_BUTTON_IS_OPTIONAL
1233 bool
1234 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1235 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1236 help
1237 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001238
1239config REG_SCRIPT
1240 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001241 default n
1242 help
1243 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001244
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001245config MAX_REBOOT_CNT
1246 int
1247 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001248 help
1249 Internal option that sets the maximum number of bootblock executions allowed
1250 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001251 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001252
Martin Roth8e4aafb2016-12-15 15:25:15 -07001253config UNCOMPRESSED_RAMSTAGE
1254 bool
1255
1256config NO_XIP_EARLY_STAGES
1257 bool
1258 default n if ARCH_X86
1259 default y
1260 help
1261 Identify if early stages are eXecute-In-Place(XIP).
1262
Martin Roth8e4aafb2016-12-15 15:25:15 -07001263config EARLY_CBMEM_LIST
1264 bool
1265 default n
1266 help
1267 Enable display of CBMEM during romstage and postcar.
1268
1269config RELOCATABLE_MODULES
1270 bool
1271 help
1272 If RELOCATABLE_MODULES is selected then support is enabled for
1273 building relocatable modules in the RAM stage. Those modules can be
1274 loaded anywhere and all the relocations are handled automatically.
1275
Martin Roth8e4aafb2016-12-15 15:25:15 -07001276config GENERIC_GPIO_LIB
1277 bool
1278 help
1279 If enabled, compile the generic GPIO library. A "generic" GPIO
1280 implies configurability usually found on SoCs, particularly the
1281 ability to control internal pull resistors.
1282
Martin Roth8e4aafb2016-12-15 15:25:15 -07001283config BOOTBLOCK_CUSTOM
1284 # To be selected by arch, SoC or mainboard if it does not want use the normal
1285 # src/lib/bootblock.c#main() C entry point.
1286 bool
1287
Furquan Shaikh46514c22020-06-11 11:59:07 -07001288config MEMLAYOUT_LD_FILE
1289 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001290 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001291 help
1292 This variable allows SoC/mainboard to supply in a custom linker file
1293 if required. This determines the linker file used for all the stages
1294 (bootblock, romstage, verstage, ramstage, postcar) in
1295 src/arch/${ARCH}/Makefile.inc.
1296
Martin Roth75e5cb72016-12-15 15:05:37 -07001297###############################################################################
1298# Set default values for symbols created before mainboards. This allows the
1299# option to be displayed in the general menu, but the default to be loaded in
1300# the mainboard if desired.
1301config COMPRESS_RAMSTAGE
1302 default y if !UNCOMPRESSED_RAMSTAGE
1303
1304config COMPRESS_PRERAM_STAGES
1305 depends on !ARCH_X86
1306 default y
1307
1308config INCLUDE_CONFIG_FILE
1309 default y
1310
Martin Roth75e5cb72016-12-15 15:05:37 -07001311config BOOTSPLASH_FILE
1312 depends on BOOTSPLASH_IMAGE
1313 default "bootsplash.jpg"
1314
1315config CBFS_SIZE
1316 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301317
1318config HAVE_BOOTBLOCK
1319 bool
1320 default y
1321
1322config HAVE_VERSTAGE
1323 bool
1324 depends on VBOOT_SEPARATE_VERSTAGE
1325 default y
1326
1327config HAVE_ROMSTAGE
1328 bool
1329 default y
1330
Subrata Banikb5962a92019-06-08 12:29:02 +05301331config HAVE_RAMSTAGE
1332 bool
1333 default n if RAMPAYLOAD
1334 default y