blob: 09bc22dad16c430fa7cb55c80fab5a7db0d75997 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200115 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Angel Pons17852e62021-05-20 15:30:59 +0200123choice
124 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200125 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200126 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
127
128config OPTION_BACKEND_NONE
129 bool "None"
130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000133 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000134 help
135 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000137
Angel Pons9bc780f2021-05-20 16:43:08 +0200138config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
139 bool "Use mainboard-specific option backend"
140 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
141 help
142 Use a mainboard-specific mechanism to access runtime-configurable
143 options.
144
Angel Pons17852e62021-05-20 15:30:59 +0200145endchoice
146
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600147config STATIC_OPTION_TABLE
148 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600149 depends on USE_OPTION_TABLE
150 help
151 Enable this option to reset "CMOS" NVRAM values to default on
152 every boot. Use this if you want the NVRAM configuration to
153 never be modified from its default values.
154
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000155config COMPRESS_RAMSTAGE
156 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530157 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700158 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000159 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100160 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000161
Julius Werner09f29212015-09-29 13:51:35 -0700162config COMPRESS_PRERAM_STAGES
163 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530164 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700165 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700166 help
167 Compress romstage and (if it exists) verstage with LZ4 to save flash
168 space and speed up boot, since the time for reading the image from SPI
169 (and in the vboot case verifying it) is usually much greater than the
170 time spent decompressing. Doesn't work for XIP stages (assume all
171 ARCH_X86 for now) for obvious reasons.
172
Julius Werner99f46832018-05-16 14:14:04 -0700173config COMPRESS_BOOTBLOCK
174 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530175 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700176 help
177 This option can be used to compress the bootblock with LZ4 and attach
178 a small self-decompression stub to its front. This can drastically
179 reduce boot time on platforms where the bootblock is loaded over a
180 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200181 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700182 SoC memlayout and possibly extra support code, it should not be
183 user-selectable. (There's no real point in offering this to the user
184 anyway... if it works and saves boot time, you would always want it.)
185
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200186config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200187 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700188 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 help
190 Include the .config file that was used to compile coreboot
191 in the (CBFS) ROM image. This is useful if you want to know which
192 options were used to build a specific coreboot.rom image.
193
Daniele Forsi53847a22014-07-22 18:00:56 +0200194 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200195
196 You can use the following command to easily list the options:
197
198 grep -a CONFIG_ coreboot.rom
199
200 Alternatively, you can also use cbfstool to print the image
201 contents (including the raw 'config' item we're looking for).
202
203 Example:
204
205 $ cbfstool coreboot.rom print
206 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
207 offset 0x0
208 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600209
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200210 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100211 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200212 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200213 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200214 fallback/payload 0x80dc0 payload 51526
215 config 0x8d740 raw 3324
216 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200217
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700218config COLLECT_TIMESTAMPS
219 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200220 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700221 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200222 Make coreboot create a table of timer-ID/timer-value pairs to
223 allow measuring time spent at different phases of the boot process.
224
Martin Rothb22bbe22018-03-07 15:32:16 -0700225config TIMESTAMPS_ON_CONSOLE
226 bool "Print the timestamp values on the console"
227 default n
228 depends on COLLECT_TIMESTAMPS
229 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200230 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700231
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200232config USE_BLOBS
233 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100234 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200235 help
236 This draws in the blobs repository, which contains binary files that
237 might be required for some chipsets or boards.
238 This flag ensures that a "Free" option remains available for users.
239
Marshall Dawson20ce4002019-10-28 15:55:03 -0600240config USE_AMD_BLOBS
241 bool "Allow AMD blobs repository (with license agreement)"
242 depends on USE_BLOBS
243 help
244 This draws in the amd_blobs repository, which contains binary files
245 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
246 etc. Selecting this item to download or clone the repo implies your
247 agreement to the AMD license agreement. A copy of the license text
248 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
249 and your copy of the license is present in the repo once downloaded.
250
251 Note that for some products, omitting PSP, SMU images, or other items
252 may result in a nonbooting coreboot.rom.
253
Julius Wernerbc1cb382020-06-18 15:03:22 -0700254config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000255 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700256 depends on USE_BLOBS
257 help
258 This draws in the qc_blobs repository, which contains binary files
259 distributed by Qualcomm that are required to build firmware for
260 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
261 firmware). If you say Y here you are implicitly agreeing to the
262 Qualcomm license agreement which can be found at:
263 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
264
265 *****************************************************
266 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
267 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
268 *****************************************************
269
270 Not selecting this option means certain Qualcomm SoCs and related
271 mainboards cannot be built and will be hidden from the "Mainboards"
272 section.
273
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800274config COVERAGE
275 bool "Code coverage support"
276 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800277 help
278 Add code coverage support for coreboot. This will store code
279 coverage information in CBMEM for extraction from user space.
280 If unsure, say N.
281
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700282config UBSAN
283 bool "Undefined behavior sanitizer support"
284 default n
285 help
286 Instrument the code with checks for undefined behavior. If unsure,
287 say N because it adds a small performance penalty and may abort
288 on code that happens to work in spite of the UB.
289
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700290config HAVE_ASAN_IN_ROMSTAGE
291 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700292 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700293
294config ASAN_IN_ROMSTAGE
295 bool
296 default n
297 help
298 Enable address sanitizer in romstage for platform.
299
300config HAVE_ASAN_IN_RAMSTAGE
301 bool
302 default n
303
304config ASAN_IN_RAMSTAGE
305 bool
306 default n
307 help
308 Enable address sanitizer in ramstage for platform.
309
310config ASAN
311 bool "Address sanitizer support"
312 default n
313 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
314 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700315 help
316 Enable address sanitizer - runtime memory debugger,
317 designed to find out-of-bounds accesses and use-after-scope bugs.
318
319 This feature consumes up to 1/8 of available memory and brings about
320 ~1.5x performance slowdown.
321
322 If unsure, say N.
323
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700324if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700325 comment "Before using this feature, make sure that "
326 comment "asan_shadow_offset_callback patch is applied to GCC."
327endif
328
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200329choice
330 prompt "Stage Cache for ACPI S3 resume"
Kyösti Mälkki18a8ba42020-07-02 21:48:38 +0300331 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200332 default TSEG_STAGE_CACHE if SMM_TSEG
333
334config NO_STAGE_CACHE
335 bool "Disabled"
336 help
337 Do not save any component in stage cache for resume path. On resume,
338 all components would be read back from CBFS again.
339
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300340config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200341 bool "TSEG"
342 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200343 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300344 The option enables stage cache support for platform. Platform
345 can stash copies of postcar, ramstage and raw runtime data
346 inside SMM TSEG, to be restored on S3 resume path.
347
348config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200349 bool "CBMEM"
350 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300351 help
352 The option enables stage cache support for platform. Platform
353 can stash copies of postcar, ramstage and raw runtime data
354 inside CBMEM.
355
356 While the approach is faster than reloading stages from boot media
357 it is also a possible attack scenario via which OS can possibly
358 circumvent SMM locks and SPI write protections.
359
360 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200361
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200362endchoice
363
Stefan Reinauer58470e32014-10-17 13:08:36 +0200364config UPDATE_IMAGE
365 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200366 help
367 If this option is enabled, no new coreboot.rom file
368 is created. Instead it is expected that there already
369 is a suitable file for further processing.
370 The bootblock will not be modified.
371
Martin Roth5942e062016-01-20 14:59:21 -0700372 If unsure, select 'N'
373
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400374config BOOTSPLASH_IMAGE
375 bool "Add a bootsplash image"
376 help
377 Select this option if you have a bootsplash image that you would
378 like to add to your ROM.
379
380 This will only add the image to the ROM. To actually run it check
381 options under 'Display' section.
382
383config BOOTSPLASH_FILE
384 string "Bootsplash path and filename"
385 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700386 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400387 help
388 The path and filename of the file to use as graphical bootsplash
389 screen. The file format has to be jpg.
390
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700391config FW_CONFIG
392 bool "Firmware Configuration Probing"
393 default n
394 help
395 Enable support for probing devices with fw_config. This is a simple
396 bitmask broken into fields and options for probing.
397
398config FW_CONFIG_SOURCE_CBFS
399 bool "Obtain Firmware Configuration value from CBFS"
400 depends on FW_CONFIG
401 default n
402 help
403 With this option enabled coreboot will look for the 32bit firmware
404 configuration value in CBFS at the selected prefix with the file name
405 "fw_config". This option will override other sources and allow the
406 local image to preempt the mainboard selected source.
407
408config FW_CONFIG_SOURCE_CHROMEEC_CBI
409 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
410 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
411 default n
412 help
413 This option tells coreboot to read the firmware configuration value
414 from the Google Chrome Embedded Controller CBI interface. This source
415 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
416 found in CBFS.
417
Nico Huber94cdec62019-06-06 19:36:02 +0200418config HAVE_RAMPAYLOAD
419 bool
420
Subrata Banik7e893a02019-05-06 14:17:41 +0530421config RAMPAYLOAD
422 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530423 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200424 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530425 help
426 If this option is enabled, coreboot flow will skip ramstage
427 loading and execution of ramstage to load payload.
428
429 Instead it is expected to load payload from postcar stage itself.
430
431 In this flow coreboot will perform basic x86 initialization
432 (DRAM resource allocation), MTRR programming,
433 Skip PCI enumeration logic and only allocate BAR for fixed devices
434 (bootable devices, TPM over GSPI).
435
Subrata Banik37bead62020-02-09 19:13:52 +0530436config HAVE_CONFIGURABLE_RAMSTAGE
437 bool
438
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000439config CONFIGURABLE_RAMSTAGE
440 bool "Enable a configurable ramstage."
441 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530442 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000443 help
444 A configurable ramstage allows you to select which parts of the ramstage
445 to run. Currently, we can only select a minimal PCI scanning step.
446 The minimal PCI scanning will only check those parts that are enabled
447 in the devicetree.cb. By convention none of those devices should be bridges.
448
449config MINIMAL_PCI_SCANNING
450 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530451 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000452 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530453 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000454 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000455endmenu
456
Martin Roth026e4dc2015-06-19 23:17:15 -0600457menu "Mainboard"
458
Stefan Reinauera48ca842015-04-04 01:58:28 +0200459source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000460
Marshall Dawsone9375132016-09-04 08:38:33 -0600461config DEVICETREE
462 string
463 default "devicetree.cb"
464 help
465 This symbol allows mainboards to select a different file under their
466 mainboard directory for the devicetree.cb file. This allows the board
467 variants that need different devicetrees to be in the same directory.
468
469 Examples: "devicetree.variant.cb"
470 "variant/devicetree.cb"
471
Furquan Shaikhf2419982018-06-21 18:50:48 -0700472config OVERRIDE_DEVICETREE
473 string
474 default ""
475 help
476 This symbol allows variants to provide an override devicetree file to
477 override the registers and/or add new devices on top of the ones
478 provided by baseboard devicetree using CONFIG_DEVICETREE.
479
480 Examples: "devicetree.variant-override.cb"
481 "variant/devicetree-override.cb"
482
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200483config FMDFILE
484 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200485 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200486 default ""
487 help
488 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
489 but in some cases more complex setups are required.
490 When an fmd is specified, it overrides the default format.
491
Arthur Heymans965881b2019-09-25 13:18:52 +0200492config CBFS_SIZE
493 hex "Size of CBFS filesystem in ROM"
494 depends on FMDFILE = ""
495 # Default value set at the end of the file
496 help
497 This is the part of the ROM actually managed by CBFS, located at the
498 end of the ROM (passed through cbfstool -o) on x86 and at at the start
499 of the ROM (passed through cbfstool -s) everywhere else. It defaults
500 to span the whole ROM on all but Intel systems that use an Intel Firmware
501 Descriptor. It can be overridden to make coreboot live alongside other
502 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
503 binaries. This symbol should only be used to generate a default FMAP and
504 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
505
Martin Rothda1ca202015-12-26 16:51:16 -0700506endmenu
507
Martin Rothb09a5692016-01-24 19:38:33 -0700508# load site-local kconfig to allow user specific defaults and overrides
509source "site-local/Kconfig"
510
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200511config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600512 default n
513 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200514
Duncan Laurie8312df42019-02-01 11:33:57 -0800515config SYSTEM_TYPE_TABLET
516 default n
517 bool
518
519config SYSTEM_TYPE_DETACHABLE
520 default n
521 bool
522
523config SYSTEM_TYPE_CONVERTIBLE
524 default n
525 bool
526
Werner Zehc0fb3612016-01-14 15:08:36 +0100527config CBFS_AUTOGEN_ATTRIBUTES
528 default n
529 bool
530 help
531 If this option is selected, every file in cbfs which has a constraint
532 regarding position or alignment will get an additional file attribute
533 which describes this constraint.
534
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000535menu "Chipset"
536
Duncan Lauried2119762015-06-08 18:11:56 -0700537comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600538source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000539comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200540source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000541comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200542source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100543source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000544comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200545source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100546source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000547comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200548source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000549comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200550source "src/ec/acpi/Kconfig"
551source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000552
Martin Roth59aa2b12015-06-20 16:17:12 -0600553source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600554source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600555
Martin Rothe1523ec2015-06-19 22:30:43 -0600556source "src/arch/*/Kconfig"
557
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700558config CHIPSET_DEVICETREE
559 string
560 default ""
561 help
562 This symbol allows a chipset to provide a set of default settings in
563 a devicetree which are common to all mainboards. This may include
564 devices (including alias names), chip drivers, register settings,
565 and others. This path is relative to the src/ directory.
566
567 Example: "chipset.cb"
568
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000569endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000570
Stefan Reinauera48ca842015-04-04 01:58:28 +0200571source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800572
Rudolf Marekd9c25492010-05-16 15:31:53 +0000573menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200574source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800575source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000576source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700577source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000578endmenu
579
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200580menu "Security"
581
582source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100583source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200584
585endmenu
586
Martin Roth09210a12016-05-17 11:28:23 -0600587source "src/acpi/Kconfig"
588
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500589# This option is for the current boards/chipsets where SPI flash
590# is not the boot device. Currently nearly all boards/chipsets assume
591# SPI flash is the boot device.
592config BOOT_DEVICE_NOT_SPI_FLASH
593 bool
594 default n
595
596config BOOT_DEVICE_SPI_FLASH
597 bool
598 default y if !BOOT_DEVICE_NOT_SPI_FLASH
599 default n
600
Aaron Durbin16c173f2016-08-11 14:04:10 -0500601config BOOT_DEVICE_MEMORY_MAPPED
602 bool
603 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
604 default n
605 help
606 Inform system if SPI is memory-mapped or not.
607
Aaron Durbine8e118d2016-08-12 15:00:10 -0500608config BOOT_DEVICE_SUPPORTS_WRITES
609 bool
610 default n
611 help
612 Indicate that the platform has writable boot device
613 support.
614
Patrick Georgi0770f252015-04-22 13:28:21 +0200615config RTC
616 bool
617 default n
618
Patrick Georgi0588d192009-08-12 15:00:51 +0000619config HEAP_SIZE
620 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500621 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000622 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000623
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700624config STACK_SIZE
625 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700626 default 0x1000 if ARCH_X86
627 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700628
Patrick Georgi0588d192009-08-12 15:00:51 +0000629config MAX_CPUS
630 int
631 default 1
632
Stefan Reinauera48ca842015-04-04 01:58:28 +0200633source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000634
635config HAVE_ACPI_RESUME
636 bool
637 default n
638
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100639config DISABLE_ACPI_HIBERNATE
640 bool
641 default n
642 help
643 Removes S4 from the available sleepstates
644
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600645config RESUME_PATH_SAME_AS_BOOT
646 bool
647 default y if ARCH_X86
648 depends on HAVE_ACPI_RESUME
649 help
650 This option indicates that when a system resumes it takes the
651 same path as a regular boot. e.g. an x86 system runs from the
652 reset vector at 0xfffffff0 on both resume and warm/cold boot.
653
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300654config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500655 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300656
657config HAVE_MONOTONIC_TIMER
658 bool
659 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300660 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500661 help
662 The board/chipset provides a monotonic timer.
663
Aaron Durbine5e36302014-09-25 10:05:15 -0500664config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300665 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500666 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300667 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500668 help
669 The board/chipset uses a generic udelay function utilizing the
670 monotonic timer.
671
Aaron Durbin340ca912013-04-30 09:58:12 -0500672config TIMER_QUEUE
673 def_bool n
674 depends on HAVE_MONOTONIC_TIMER
675 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300676 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500677
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500678config COOP_MULTITASKING
679 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500680 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500681 help
682 Cooperative multitasking allows callbacks to be multiplexed on the
683 main thread of ramstage. With this enabled it allows for multiple
684 execution paths to take place when they have udelay() calls within
685 their code.
686
687config NUM_THREADS
688 int
689 default 4
690 depends on COOP_MULTITASKING
691 help
692 How many execution threads to cooperatively multitask with.
693
Angel Pons9bc780f2021-05-20 16:43:08 +0200694config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
695 bool
696 help
697 Selected by mainboards which implement a mainboard-specific mechanism
698 to access the values for runtime-configurable options. For example, a
699 custom BMC interface or an EEPROM with an externally-imposed layout.
700
Patrick Georgi0588d192009-08-12 15:00:51 +0000701config HAVE_OPTION_TABLE
702 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000703 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000704 help
705 This variable specifies whether a given board has a cmos.layout
706 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000707 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000708
Angel Ponsf206cda2021-05-17 12:12:39 +0200709config CMOS_LAYOUT_FILE
710 string
711 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
712 depends on HAVE_OPTION_TABLE
713
Patrick Georgi0588d192009-08-12 15:00:51 +0000714config PCI_IO_CFG_EXT
715 bool
716 default n
717
718config IOAPIC
719 bool
720 default n
721
Myles Watson45bb25f2009-09-22 18:49:08 +0000722config USE_WATCHDOG_ON_BOOT
723 bool
724 default n
725
Myles Watson45bb25f2009-09-22 18:49:08 +0000726config GFXUMA
727 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000728 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000729 help
730 Enable Unified Memory Architecture for graphics.
731
Myles Watsonb8e20272009-10-15 13:35:47 +0000732config HAVE_MP_TABLE
733 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000734 help
735 This variable specifies whether a given board has MP table support.
736 It is usually set in mainboard/*/Kconfig.
737 Whether or not the MP table is actually generated by coreboot
738 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000739
740config HAVE_PIRQ_TABLE
741 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000742 help
743 This variable specifies whether a given board has PIRQ table support.
744 It is usually set in mainboard/*/Kconfig.
745 Whether or not the PIRQ table is actually generated by coreboot
746 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000747
Aaron Durbin9420a522015-11-17 16:31:00 -0600748config ACPI_NHLT
749 bool
750 default n
751 help
752 Build support for NHLT (non HD Audio) ACPI table generation.
753
Myles Watsond73c1b52009-10-26 15:14:07 +0000754#These Options are here to avoid "undefined" warnings.
755#The actual selection and help texts are in the following menu.
756
Uwe Hermann168b11b2009-10-07 16:15:40 +0000757menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000758
Myles Watsonb8e20272009-10-15 13:35:47 +0000759config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800760 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
761 bool
762 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000763 help
764 Generate an MP table (conforming to the Intel MultiProcessor
765 specification 1.4) for this board.
766
767 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000768
Myles Watsonb8e20272009-10-15 13:35:47 +0000769config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800770 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
771 bool
772 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000773 help
774 Generate a PIRQ table for this board.
775
776 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000777
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200778config GENERATE_SMBIOS_TABLES
779 depends on ARCH_X86
780 bool "Generate SMBIOS tables"
781 default y
782 help
783 Generate SMBIOS tables for this board.
784
785 If unsure, say Y.
786
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200787config SMBIOS_PROVIDED_BY_MOBO
788 bool
789 default n
790
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200791config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100792 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
793 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200794 depends on GENERATE_SMBIOS_TABLES
795 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600796 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200797 The Serial Number to store in SMBIOS structures.
798
799config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100800 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
801 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200802 depends on GENERATE_SMBIOS_TABLES
803 default "1.0"
804 help
805 The Version Number to store in SMBIOS structures.
806
807config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100808 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
809 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200810 depends on GENERATE_SMBIOS_TABLES
811 default MAINBOARD_VENDOR
812 help
813 Override the default Manufacturer stored in SMBIOS structures.
814
815config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100816 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
817 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200818 depends on GENERATE_SMBIOS_TABLES
819 default MAINBOARD_PART_NUMBER
820 help
821 Override the default Product name stored in SMBIOS structures.
822
Johnny Linc746a742020-06-03 11:44:22 +0800823config VPD_SMBIOS_VERSION
824 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
825 default n
826 depends on VPD && GENERATE_SMBIOS_TABLES
827 help
828 Selecting this option will read firmware_version from
829 VPD_RO and override SMBIOS type 0 version. One special
830 scenario of using this feature is to assign a BIOS version
831 to a coreboot image without the need to rebuild from source.
832
Myles Watson45bb25f2009-09-22 18:49:08 +0000833endmenu
834
Martin Roth21c06502016-02-04 19:52:27 -0700835source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000836
Uwe Hermann168b11b2009-10-07 16:15:40 +0000837menu "Debugging"
838
Nico Huberd67edca2018-11-13 19:28:07 +0100839comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100840source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100841
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200842comment "BLOB Debug Settings"
843source "src/drivers/intel/fsp*/Kconfig.debug_blob"
844
Nico Huberd67edca2018-11-13 19:28:07 +0100845comment "General Debug Settings"
846
Uwe Hermann168b11b2009-10-07 16:15:40 +0000847# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000848config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000849 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200850 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100851 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000852 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000853 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000854 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000855
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200856config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100857 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200858 default n
859 depends on GDB_STUB
860 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100861 If enabled, coreboot will wait for a GDB connection in the ramstage.
862
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200863
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800864config FATAL_ASSERTS
865 bool "Halt when hitting a BUG() or assertion error"
866 default n
867 help
868 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
869
Nico Huber371a6672018-11-13 22:06:40 +0100870config HAVE_DEBUG_GPIO
871 bool
872
873config DEBUG_GPIO
874 bool "Output verbose GPIO debug messages"
875 depends on HAVE_DEBUG_GPIO
876
Stefan Reinauerfe422182012-05-02 16:33:18 -0700877config DEBUG_CBFS
878 bool "Output verbose CBFS debug messages"
879 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700880 help
881 This option enables additional CBFS related debug messages.
882
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000883config HAVE_DEBUG_RAM_SETUP
884 def_bool n
885
Uwe Hermann01ce6012010-03-05 10:03:50 +0000886config DEBUG_RAM_SETUP
887 bool "Output verbose RAM init debug messages"
888 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000889 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000890 help
891 This option enables additional RAM init related debug messages.
892 It is recommended to enable this when debugging issues on your
893 board which might be RAM init related.
894
895 Note: This option will increase the size of the coreboot image.
896
897 If unsure, say N.
898
Myles Watson80e914ff2010-06-01 19:25:31 +0000899config DEBUG_PIRQ
900 bool "Check PIRQ table consistency"
901 default n
902 depends on GENERATE_PIRQ_TABLE
903 help
904 If unsure, say N.
905
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000906config HAVE_DEBUG_SMBUS
907 def_bool n
908
Uwe Hermann01ce6012010-03-05 10:03:50 +0000909config DEBUG_SMBUS
910 bool "Output verbose SMBus debug messages"
911 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000912 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000913 help
914 This option enables additional SMBus (and SPD) debug messages.
915
916 Note: This option will increase the size of the coreboot image.
917
918 If unsure, say N.
919
920config DEBUG_SMI
921 bool "Output verbose SMI debug messages"
922 default n
923 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +0200924 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000925 help
926 This option enables additional SMI related debug messages.
927
928 Note: This option will increase the size of the coreboot image.
929
930 If unsure, say N.
931
Kyösti Mälkki94464472020-06-13 13:45:42 +0300932config DEBUG_PERIODIC_SMI
933 bool "Trigger SMI periodically"
934 depends on DEBUG_SMI
935
Uwe Hermanna953f372010-11-10 00:14:32 +0000936# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
937# printk(BIOS_DEBUG, ...) calls.
938config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -0700939 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800940 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000941 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000942 help
943 This option enables additional malloc related debug messages.
944
945 Note: This option will increase the size of the coreboot image.
946
947 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300948
Marc Jones5b5c52e2020-10-12 11:44:46 -0600949# Only visible if DEBUG_SPEW (8) is set.
950config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -0700951 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -0600952 default n
953 help
954 This option enables additional PCI memory and IO debug messages.
955 Note: This option will increase the size of the coreboot image.
956 If unsure, say N.
957
Kyösti Mälkki66277952018-12-31 15:22:34 +0200958config DEBUG_CONSOLE_INIT
959 bool "Debug console initialisation code"
960 default n
961 help
962 With this option printk()'s are attempted before console hardware
963 initialisation has been completed. Your mileage may vary.
964
965 Typically you will need to modify source in console_hw_init() such
966 that a working console appears before the one you want to debug.
967
968 If unsure, say N.
969
Uwe Hermanna953f372010-11-10 00:14:32 +0000970# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
971# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000972config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -0700973 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800974 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000975 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000976 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000977 help
978 This option enables additional x86emu related debug messages.
979
980 Note: This option will increase the time to emulate a ROM.
981
982 If unsure, say N.
983
Uwe Hermann01ce6012010-03-05 10:03:50 +0000984config X86EMU_DEBUG
985 bool "Output verbose x86emu debug messages"
986 default n
987 depends on PCI_OPTION_ROM_RUN_YABEL
988 help
989 This option enables additional x86emu related debug messages.
990
991 Note: This option will increase the size of the coreboot image.
992
993 If unsure, say N.
994
995config X86EMU_DEBUG_JMP
996 bool "Trace JMP/RETF"
997 default n
998 depends on X86EMU_DEBUG
999 help
1000 Print information about JMP and RETF opcodes from x86emu.
1001
1002 Note: This option will increase the size of the coreboot image.
1003
1004 If unsure, say N.
1005
1006config X86EMU_DEBUG_TRACE
1007 bool "Trace all opcodes"
1008 default n
1009 depends on X86EMU_DEBUG
1010 help
1011 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001012
Uwe Hermann01ce6012010-03-05 10:03:50 +00001013 WARNING: This will produce a LOT of output and take a long time.
1014
1015 Note: This option will increase the size of the coreboot image.
1016
1017 If unsure, say N.
1018
1019config X86EMU_DEBUG_PNP
1020 bool "Log Plug&Play accesses"
1021 default n
1022 depends on X86EMU_DEBUG
1023 help
1024 Print Plug And Play accesses made by option ROMs.
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
1030config X86EMU_DEBUG_DISK
1031 bool "Log Disk I/O"
1032 default n
1033 depends on X86EMU_DEBUG
1034 help
1035 Print Disk I/O related messages.
1036
1037 Note: This option will increase the size of the coreboot image.
1038
1039 If unsure, say N.
1040
1041config X86EMU_DEBUG_PMM
1042 bool "Log PMM"
1043 default n
1044 depends on X86EMU_DEBUG
1045 help
1046 Print messages related to POST Memory Manager (PMM).
1047
1048 Note: This option will increase the size of the coreboot image.
1049
1050 If unsure, say N.
1051
1052
1053config X86EMU_DEBUG_VBE
1054 bool "Debug VESA BIOS Extensions"
1055 default n
1056 depends on X86EMU_DEBUG
1057 help
1058 Print messages related to VESA BIOS Extension (VBE) functions.
1059
1060 Note: This option will increase the size of the coreboot image.
1061
1062 If unsure, say N.
1063
1064config X86EMU_DEBUG_INT10
1065 bool "Redirect INT10 output to console"
1066 default n
1067 depends on X86EMU_DEBUG
1068 help
1069 Let INT10 (i.e. character output) calls print messages to debug output.
1070
1071 Note: This option will increase the size of the coreboot image.
1072
1073 If unsure, say N.
1074
1075config X86EMU_DEBUG_INTERRUPTS
1076 bool "Log intXX calls"
1077 default n
1078 depends on X86EMU_DEBUG
1079 help
1080 Print messages related to interrupt handling.
1081
1082 Note: This option will increase the size of the coreboot image.
1083
1084 If unsure, say N.
1085
1086config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1087 bool "Log special memory accesses"
1088 default n
1089 depends on X86EMU_DEBUG
1090 help
1091 Print messages related to accesses to certain areas of the virtual
1092 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1093
1094 Note: This option will increase the size of the coreboot image.
1095
1096 If unsure, say N.
1097
1098config X86EMU_DEBUG_MEM
1099 bool "Log all memory accesses"
1100 default n
1101 depends on X86EMU_DEBUG
1102 help
1103 Print memory accesses made by option ROM.
1104 Note: This also includes accesses to fetch instructions.
1105
1106 Note: This option will increase the size of the coreboot image.
1107
1108 If unsure, say N.
1109
1110config X86EMU_DEBUG_IO
1111 bool "Log IO accesses"
1112 default n
1113 depends on X86EMU_DEBUG
1114 help
1115 Print I/O accesses made by option ROM.
1116
1117 Note: This option will increase the size of the coreboot image.
1118
1119 If unsure, say N.
1120
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001121config X86EMU_DEBUG_TIMINGS
1122 bool "Output timing information"
1123 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001124 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001125 help
1126 Print timing information needed by i915tool.
1127
1128 If unsure, say N.
1129
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001130config DEBUG_SPI_FLASH
1131 bool "Output verbose SPI flash debug messages"
1132 default n
1133 depends on SPI_FLASH
1134 help
1135 This option enables additional SPI flash related debug messages.
1136
Marc Jonesdc12daf2021-04-16 14:26:08 -06001137config DEBUG_IPMI
1138 bool "Output verbose IPMI debug messages"
1139 default n
1140 depends on IPMI_KCS
1141 help
1142 This option enables additional IPMI related debug messages.
1143
Stefan Reinauer8e073822012-04-04 00:07:22 +02001144if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1145# Only visible with the right southbridge and loglevel.
1146config DEBUG_INTEL_ME
1147 bool "Verbose logging for Intel Management Engine"
1148 default n
1149 help
1150 Enable verbose logging for Intel Management Engine driver that
1151 is present on Intel 6-series chipsets.
1152endif
1153
Marc Jones8b522db2020-10-12 11:58:46 -06001154config DEBUG_FUNC
1155 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8
1156 default n
1157 help
1158 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001159 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001160 Note: This option will increase the size of the coreboot image.
1161 If unsure, say N.
1162
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001163config DEBUG_COVERAGE
1164 bool "Debug code coverage"
1165 default n
1166 depends on COVERAGE
1167 help
1168 If enabled, the code coverage hooks in coreboot will output some
1169 information about the coverage data that is dumped.
1170
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001171config DEBUG_BOOT_STATE
1172 bool "Debug boot state machine"
1173 default n
1174 help
1175 Control debugging of the boot state machine. When selected displays
1176 the state boundaries in ramstage.
1177
Nico Hubere84e6252016-10-05 17:43:56 +02001178config DEBUG_ADA_CODE
1179 bool "Compile debug code in Ada sources"
1180 default n
1181 help
1182 Add the compiler switch `-gnata` to compile code guarded by
1183 `pragma Debug`.
1184
Simon Glass46255f72018-07-12 15:26:07 -06001185config HAVE_EM100_SUPPORT
1186 bool "Platform can support the Dediprog EM100 SPI emulator"
1187 help
1188 This is enabled by platforms which can support using the EM100.
1189
1190config EM100
1191 bool "Configure image for EM100 usage"
1192 depends on HAVE_EM100_SUPPORT
1193 help
1194 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1195 over USB. However it only supports a maximum SPI clock of 20MHz and
1196 single data output. Enable this option to use a 20MHz SPI clock and
1197 disable "Dual Output Fast Read" Support.
1198
1199 On AMD platforms this changes the SPI speed at run-time if the
1200 mainboard code supports this. On supported Intel platforms this works
1201 by changing the settings in the descriptor.bin file.
1202
Uwe Hermann168b11b2009-10-07 16:15:40 +00001203endmenu
1204
Martin Roth8e4aafb2016-12-15 15:25:15 -07001205###############################################################################
1206# Set variables with no prompt - these can be set anywhere, and putting at
1207# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001208
1209source "src/lib/Kconfig"
1210
Myles Watson2e672732009-11-12 16:38:03 +00001211config WARNINGS_ARE_ERRORS
1212 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001213 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001214
Peter Stuge51eafde2010-10-13 06:23:02 +00001215# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1216# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1217# mutually exclusive. One of these options must be selected in the
1218# mainboard Kconfig if the chipset supports enabling and disabling of
1219# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1220# in mainboard/Kconfig to know if the button should be enabled or not.
1221
1222config POWER_BUTTON_DEFAULT_ENABLE
1223 def_bool n
1224 help
1225 Select when the board has a power button which can optionally be
1226 disabled by the user.
1227
1228config POWER_BUTTON_DEFAULT_DISABLE
1229 def_bool n
1230 help
1231 Select when the board has a power button which can optionally be
1232 enabled by the user, e.g. when the board ships with a jumper over
1233 the power switch contacts.
1234
1235config POWER_BUTTON_FORCE_ENABLE
1236 def_bool n
1237 help
1238 Select when the board requires that the power button is always
1239 enabled.
1240
1241config POWER_BUTTON_FORCE_DISABLE
1242 def_bool n
1243 help
1244 Select when the board requires that the power button is always
1245 disabled, e.g. when it has been hardwired to ground.
1246
1247config POWER_BUTTON_IS_OPTIONAL
1248 bool
1249 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1250 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1251 help
1252 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001253
1254config REG_SCRIPT
1255 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001256 default n
1257 help
1258 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001259
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001260config MAX_REBOOT_CNT
1261 int
1262 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001263 help
1264 Internal option that sets the maximum number of bootblock executions allowed
1265 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001266 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001267
Martin Roth8e4aafb2016-12-15 15:25:15 -07001268config UNCOMPRESSED_RAMSTAGE
1269 bool
1270
1271config NO_XIP_EARLY_STAGES
1272 bool
1273 default n if ARCH_X86
1274 default y
1275 help
1276 Identify if early stages are eXecute-In-Place(XIP).
1277
Martin Roth8e4aafb2016-12-15 15:25:15 -07001278config EARLY_CBMEM_LIST
1279 bool
1280 default n
1281 help
1282 Enable display of CBMEM during romstage and postcar.
1283
1284config RELOCATABLE_MODULES
1285 bool
1286 help
1287 If RELOCATABLE_MODULES is selected then support is enabled for
1288 building relocatable modules in the RAM stage. Those modules can be
1289 loaded anywhere and all the relocations are handled automatically.
1290
Martin Roth8e4aafb2016-12-15 15:25:15 -07001291config GENERIC_GPIO_LIB
1292 bool
1293 help
1294 If enabled, compile the generic GPIO library. A "generic" GPIO
1295 implies configurability usually found on SoCs, particularly the
1296 ability to control internal pull resistors.
1297
Martin Roth8e4aafb2016-12-15 15:25:15 -07001298config BOOTBLOCK_CUSTOM
1299 # To be selected by arch, SoC or mainboard if it does not want use the normal
1300 # src/lib/bootblock.c#main() C entry point.
1301 bool
1302
Furquan Shaikh46514c22020-06-11 11:59:07 -07001303config MEMLAYOUT_LD_FILE
1304 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001305 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001306 help
1307 This variable allows SoC/mainboard to supply in a custom linker file
1308 if required. This determines the linker file used for all the stages
1309 (bootblock, romstage, verstage, ramstage, postcar) in
1310 src/arch/${ARCH}/Makefile.inc.
1311
Martin Roth75e5cb72016-12-15 15:05:37 -07001312###############################################################################
1313# Set default values for symbols created before mainboards. This allows the
1314# option to be displayed in the general menu, but the default to be loaded in
1315# the mainboard if desired.
1316config COMPRESS_RAMSTAGE
1317 default y if !UNCOMPRESSED_RAMSTAGE
1318
1319config COMPRESS_PRERAM_STAGES
1320 depends on !ARCH_X86
1321 default y
1322
1323config INCLUDE_CONFIG_FILE
1324 default y
1325
Martin Roth75e5cb72016-12-15 15:05:37 -07001326config BOOTSPLASH_FILE
1327 depends on BOOTSPLASH_IMAGE
1328 default "bootsplash.jpg"
1329
1330config CBFS_SIZE
1331 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301332
1333config HAVE_BOOTBLOCK
1334 bool
1335 default y
1336
1337config HAVE_VERSTAGE
1338 bool
1339 depends on VBOOT_SEPARATE_VERSTAGE
1340 default y
1341
1342config HAVE_ROMSTAGE
1343 bool
1344 default y
1345
Subrata Banikb5962a92019-06-08 12:29:02 +05301346config HAVE_RAMSTAGE
1347 bool
1348 default n if RAMPAYLOAD
1349 default y