blob: c58a263b250b6f0d87d9bfb9d38b1943620aaf2b [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200115 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Angel Pons17852e62021-05-20 15:30:59 +0200123choice
124 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200125 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200126 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
127
128config OPTION_BACKEND_NONE
129 bool "None"
130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000133 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000134 help
135 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000137
Angel Pons9bc780f2021-05-20 16:43:08 +0200138config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
139 bool "Use mainboard-specific option backend"
140 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
141 help
142 Use a mainboard-specific mechanism to access runtime-configurable
143 options.
144
Angel Pons17852e62021-05-20 15:30:59 +0200145endchoice
146
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600147config STATIC_OPTION_TABLE
148 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600149 depends on USE_OPTION_TABLE
150 help
151 Enable this option to reset "CMOS" NVRAM values to default on
152 every boot. Use this if you want the NVRAM configuration to
153 never be modified from its default values.
154
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000155config COMPRESS_RAMSTAGE
156 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530157 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700158 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000159 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100160 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000161
Julius Werner09f29212015-09-29 13:51:35 -0700162config COMPRESS_PRERAM_STAGES
163 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530164 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700165 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700166 help
167 Compress romstage and (if it exists) verstage with LZ4 to save flash
168 space and speed up boot, since the time for reading the image from SPI
169 (and in the vboot case verifying it) is usually much greater than the
170 time spent decompressing. Doesn't work for XIP stages (assume all
171 ARCH_X86 for now) for obvious reasons.
172
Julius Werner99f46832018-05-16 14:14:04 -0700173config COMPRESS_BOOTBLOCK
174 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530175 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700176 help
177 This option can be used to compress the bootblock with LZ4 and attach
178 a small self-decompression stub to its front. This can drastically
179 reduce boot time on platforms where the bootblock is loaded over a
180 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200181 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700182 SoC memlayout and possibly extra support code, it should not be
183 user-selectable. (There's no real point in offering this to the user
184 anyway... if it works and saves boot time, you would always want it.)
185
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200186config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200187 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700188 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 help
190 Include the .config file that was used to compile coreboot
191 in the (CBFS) ROM image. This is useful if you want to know which
192 options were used to build a specific coreboot.rom image.
193
Daniele Forsi53847a22014-07-22 18:00:56 +0200194 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200195
196 You can use the following command to easily list the options:
197
198 grep -a CONFIG_ coreboot.rom
199
200 Alternatively, you can also use cbfstool to print the image
201 contents (including the raw 'config' item we're looking for).
202
203 Example:
204
205 $ cbfstool coreboot.rom print
206 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
207 offset 0x0
208 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600209
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200210 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100211 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200212 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200213 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200214 fallback/payload 0x80dc0 payload 51526
215 config 0x8d740 raw 3324
216 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200217
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700218config COLLECT_TIMESTAMPS
219 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200220 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700221 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200222 Make coreboot create a table of timer-ID/timer-value pairs to
223 allow measuring time spent at different phases of the boot process.
224
Martin Rothb22bbe22018-03-07 15:32:16 -0700225config TIMESTAMPS_ON_CONSOLE
226 bool "Print the timestamp values on the console"
227 default n
228 depends on COLLECT_TIMESTAMPS
229 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200230 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700231
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200232config USE_BLOBS
233 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100234 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200235 help
236 This draws in the blobs repository, which contains binary files that
237 might be required for some chipsets or boards.
238 This flag ensures that a "Free" option remains available for users.
239
Marshall Dawson20ce4002019-10-28 15:55:03 -0600240config USE_AMD_BLOBS
241 bool "Allow AMD blobs repository (with license agreement)"
242 depends on USE_BLOBS
243 help
244 This draws in the amd_blobs repository, which contains binary files
245 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
246 etc. Selecting this item to download or clone the repo implies your
247 agreement to the AMD license agreement. A copy of the license text
248 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
249 and your copy of the license is present in the repo once downloaded.
250
251 Note that for some products, omitting PSP, SMU images, or other items
252 may result in a nonbooting coreboot.rom.
253
Julius Wernerbc1cb382020-06-18 15:03:22 -0700254config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000255 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700256 depends on USE_BLOBS
257 help
258 This draws in the qc_blobs repository, which contains binary files
259 distributed by Qualcomm that are required to build firmware for
260 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
261 firmware). If you say Y here you are implicitly agreeing to the
262 Qualcomm license agreement which can be found at:
263 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
264
265 *****************************************************
266 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
267 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
268 *****************************************************
269
270 Not selecting this option means certain Qualcomm SoCs and related
271 mainboards cannot be built and will be hidden from the "Mainboards"
272 section.
273
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800274config COVERAGE
275 bool "Code coverage support"
276 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800277 help
278 Add code coverage support for coreboot. This will store code
279 coverage information in CBMEM for extraction from user space.
280 If unsure, say N.
281
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700282config UBSAN
283 bool "Undefined behavior sanitizer support"
284 default n
285 help
286 Instrument the code with checks for undefined behavior. If unsure,
287 say N because it adds a small performance penalty and may abort
288 on code that happens to work in spite of the UB.
289
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700290config HAVE_ASAN_IN_ROMSTAGE
291 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700292 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700293
294config ASAN_IN_ROMSTAGE
295 bool
296 default n
297 help
298 Enable address sanitizer in romstage for platform.
299
300config HAVE_ASAN_IN_RAMSTAGE
301 bool
302 default n
303
304config ASAN_IN_RAMSTAGE
305 bool
306 default n
307 help
308 Enable address sanitizer in ramstage for platform.
309
310config ASAN
311 bool "Address sanitizer support"
312 default n
313 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
314 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Arthur Heymans25a0c672022-03-24 00:15:46 +0100315 depends on COMPILER_GCC
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700316 help
317 Enable address sanitizer - runtime memory debugger,
318 designed to find out-of-bounds accesses and use-after-scope bugs.
319
320 This feature consumes up to 1/8 of available memory and brings about
321 ~1.5x performance slowdown.
322
323 If unsure, say N.
324
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700325if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700326 comment "Before using this feature, make sure that "
327 comment "asan_shadow_offset_callback patch is applied to GCC."
328endif
329
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200330choice
331 prompt "Stage Cache for ACPI S3 resume"
Kyösti Mälkki18a8ba42020-07-02 21:48:38 +0300332 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200333 default TSEG_STAGE_CACHE if SMM_TSEG
334
335config NO_STAGE_CACHE
336 bool "Disabled"
337 help
338 Do not save any component in stage cache for resume path. On resume,
339 all components would be read back from CBFS again.
340
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300341config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200342 bool "TSEG"
343 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200344 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300345 The option enables stage cache support for platform. Platform
346 can stash copies of postcar, ramstage and raw runtime data
347 inside SMM TSEG, to be restored on S3 resume path.
348
349config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200350 bool "CBMEM"
351 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300352 help
353 The option enables stage cache support for platform. Platform
354 can stash copies of postcar, ramstage and raw runtime data
355 inside CBMEM.
356
357 While the approach is faster than reloading stages from boot media
358 it is also a possible attack scenario via which OS can possibly
359 circumvent SMM locks and SPI write protections.
360
361 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200362
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200363endchoice
364
Stefan Reinauer58470e32014-10-17 13:08:36 +0200365config UPDATE_IMAGE
366 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200367 help
368 If this option is enabled, no new coreboot.rom file
369 is created. Instead it is expected that there already
370 is a suitable file for further processing.
371 The bootblock will not be modified.
372
Martin Roth5942e062016-01-20 14:59:21 -0700373 If unsure, select 'N'
374
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400375config BOOTSPLASH_IMAGE
376 bool "Add a bootsplash image"
377 help
378 Select this option if you have a bootsplash image that you would
379 like to add to your ROM.
380
381 This will only add the image to the ROM. To actually run it check
382 options under 'Display' section.
383
384config BOOTSPLASH_FILE
385 string "Bootsplash path and filename"
386 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700387 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400388 help
389 The path and filename of the file to use as graphical bootsplash
390 screen. The file format has to be jpg.
391
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700392config FW_CONFIG
393 bool "Firmware Configuration Probing"
394 default n
395 help
396 Enable support for probing devices with fw_config. This is a simple
397 bitmask broken into fields and options for probing.
398
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700399config FW_CONFIG_SOURCE_CHROMEEC_CBI
400 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
401 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
402 default n
403 help
404 This option tells coreboot to read the firmware configuration value
405 from the Google Chrome Embedded Controller CBI interface. This source
406 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
407 found in CBFS.
408
Wonkyu Kim38649732021-11-01 20:15:30 -0700409config FW_CONFIG_SOURCE_CBFS
410 bool "Obtain Firmware Configuration value from CBFS"
411 depends on FW_CONFIG
412 default n
413 help
414 With this option enabled coreboot will look for the 32bit firmware
415 configuration value in CBFS at the selected prefix with the file name
416 "fw_config". This option will override other sources and allow the
417 local image to preempt the mainboard selected source and can be used as
418 FW_CONFIG_SOURCE_CHROMEEC_CBI fallback option.
419
Wonkyu Kim43e26922021-11-01 20:55:25 -0700420config FW_CONFIG_SOURCE_VPD
421 bool "Obtain Firmware Configuration value from VPD"
422 depends on FW_CONFIG && VPD
423 default n
424 help
425 With this option enabled coreboot will look for the 32bit firmware
426 configuration value in VPD key name "fw_config". This option will
427 override other sources and allow the local image to preempt the mainboard
428 selected source and can be used for other FW_CONFIG_SOURCEs fallback option.
429
Nico Huber94cdec62019-06-06 19:36:02 +0200430config HAVE_RAMPAYLOAD
431 bool
432
Subrata Banik7e893a02019-05-06 14:17:41 +0530433config RAMPAYLOAD
434 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530435 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200436 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530437 help
438 If this option is enabled, coreboot flow will skip ramstage
439 loading and execution of ramstage to load payload.
440
441 Instead it is expected to load payload from postcar stage itself.
442
443 In this flow coreboot will perform basic x86 initialization
444 (DRAM resource allocation), MTRR programming,
445 Skip PCI enumeration logic and only allocate BAR for fixed devices
446 (bootable devices, TPM over GSPI).
447
Subrata Banik37bead62020-02-09 19:13:52 +0530448config HAVE_CONFIGURABLE_RAMSTAGE
449 bool
450
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000451config CONFIGURABLE_RAMSTAGE
452 bool "Enable a configurable ramstage."
453 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530454 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000455 help
456 A configurable ramstage allows you to select which parts of the ramstage
457 to run. Currently, we can only select a minimal PCI scanning step.
458 The minimal PCI scanning will only check those parts that are enabled
459 in the devicetree.cb. By convention none of those devices should be bridges.
460
461config MINIMAL_PCI_SCANNING
462 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530463 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000464 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530465 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000466 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000467endmenu
468
Martin Roth026e4dc2015-06-19 23:17:15 -0600469menu "Mainboard"
470
Stefan Reinauera48ca842015-04-04 01:58:28 +0200471source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000472
Marshall Dawsone9375132016-09-04 08:38:33 -0600473config DEVICETREE
474 string
475 default "devicetree.cb"
476 help
477 This symbol allows mainboards to select a different file under their
478 mainboard directory for the devicetree.cb file. This allows the board
479 variants that need different devicetrees to be in the same directory.
480
481 Examples: "devicetree.variant.cb"
482 "variant/devicetree.cb"
483
Furquan Shaikhf2419982018-06-21 18:50:48 -0700484config OVERRIDE_DEVICETREE
485 string
486 default ""
487 help
488 This symbol allows variants to provide an override devicetree file to
489 override the registers and/or add new devices on top of the ones
490 provided by baseboard devicetree using CONFIG_DEVICETREE.
491
492 Examples: "devicetree.variant-override.cb"
493 "variant/devicetree-override.cb"
494
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200495config FMDFILE
496 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200497 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200498 default ""
499 help
500 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
501 but in some cases more complex setups are required.
502 When an fmd is specified, it overrides the default format.
503
Arthur Heymans965881b2019-09-25 13:18:52 +0200504config CBFS_SIZE
505 hex "Size of CBFS filesystem in ROM"
506 depends on FMDFILE = ""
507 # Default value set at the end of the file
508 help
509 This is the part of the ROM actually managed by CBFS, located at the
510 end of the ROM (passed through cbfstool -o) on x86 and at at the start
511 of the ROM (passed through cbfstool -s) everywhere else. It defaults
512 to span the whole ROM on all but Intel systems that use an Intel Firmware
513 Descriptor. It can be overridden to make coreboot live alongside other
514 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
515 binaries. This symbol should only be used to generate a default FMAP and
516 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
517
Martin Rothda1ca202015-12-26 16:51:16 -0700518endmenu
519
Martin Rothb09a5692016-01-24 19:38:33 -0700520# load site-local kconfig to allow user specific defaults and overrides
521source "site-local/Kconfig"
522
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200523config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600524 default n
525 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200526
Duncan Laurie8312df42019-02-01 11:33:57 -0800527config SYSTEM_TYPE_TABLET
528 default n
529 bool
530
531config SYSTEM_TYPE_DETACHABLE
532 default n
533 bool
534
535config SYSTEM_TYPE_CONVERTIBLE
536 default n
537 bool
538
Werner Zehc0fb3612016-01-14 15:08:36 +0100539config CBFS_AUTOGEN_ATTRIBUTES
540 default n
541 bool
542 help
543 If this option is selected, every file in cbfs which has a constraint
544 regarding position or alignment will get an additional file attribute
545 which describes this constraint.
546
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000547menu "Chipset"
548
Duncan Lauried2119762015-06-08 18:11:56 -0700549comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600550source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000551comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200552source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000553comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200554source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100555source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000556comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200557source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100558source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000559comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200560source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000561comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200562source "src/ec/acpi/Kconfig"
563source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000564
Martin Roth59aa2b12015-06-20 16:17:12 -0600565source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600566source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600567
Martin Rothe1523ec2015-06-19 22:30:43 -0600568source "src/arch/*/Kconfig"
569
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700570config CHIPSET_DEVICETREE
571 string
572 default ""
573 help
574 This symbol allows a chipset to provide a set of default settings in
575 a devicetree which are common to all mainboards. This may include
576 devices (including alias names), chip drivers, register settings,
577 and others. This path is relative to the src/ directory.
578
579 Example: "chipset.cb"
580
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000581endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000582
Stefan Reinauera48ca842015-04-04 01:58:28 +0200583source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800584
Rudolf Marekd9c25492010-05-16 15:31:53 +0000585menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200586source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800587source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000588source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700589source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000590endmenu
591
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200592menu "Security"
593
594source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100595source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200596
597endmenu
598
Martin Roth09210a12016-05-17 11:28:23 -0600599source "src/acpi/Kconfig"
600
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500601# This option is for the current boards/chipsets where SPI flash
602# is not the boot device. Currently nearly all boards/chipsets assume
603# SPI flash is the boot device.
604config BOOT_DEVICE_NOT_SPI_FLASH
605 bool
606 default n
607
608config BOOT_DEVICE_SPI_FLASH
609 bool
610 default y if !BOOT_DEVICE_NOT_SPI_FLASH
611 default n
612
Aaron Durbin16c173f2016-08-11 14:04:10 -0500613config BOOT_DEVICE_MEMORY_MAPPED
614 bool
615 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
616 default n
617 help
618 Inform system if SPI is memory-mapped or not.
619
Aaron Durbine8e118d2016-08-12 15:00:10 -0500620config BOOT_DEVICE_SUPPORTS_WRITES
621 bool
622 default n
623 help
624 Indicate that the platform has writable boot device
625 support.
626
Patrick Georgi0770f252015-04-22 13:28:21 +0200627config RTC
628 bool
629 default n
630
Patrick Georgi0588d192009-08-12 15:00:51 +0000631config HEAP_SIZE
632 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500633 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000634 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000635
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700636config STACK_SIZE
637 hex
Arthur Heymans3951bc72022-05-23 23:28:44 +0200638 default 0x2000 if ARCH_X86
Julius Werner66a476a2015-10-12 16:45:21 -0700639 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700640
Patrick Georgi0588d192009-08-12 15:00:51 +0000641config MAX_CPUS
642 int
643 default 1
644
Stefan Reinauera48ca842015-04-04 01:58:28 +0200645source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000646
647config HAVE_ACPI_RESUME
648 bool
649 default n
650
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100651config DISABLE_ACPI_HIBERNATE
652 bool
653 default n
654 help
655 Removes S4 from the available sleepstates
656
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600657config RESUME_PATH_SAME_AS_BOOT
658 bool
659 default y if ARCH_X86
660 depends on HAVE_ACPI_RESUME
661 help
662 This option indicates that when a system resumes it takes the
663 same path as a regular boot. e.g. an x86 system runs from the
664 reset vector at 0xfffffff0 on both resume and warm/cold boot.
665
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300666config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500667 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300668
669config HAVE_MONOTONIC_TIMER
670 bool
671 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300672 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500673 help
674 The board/chipset provides a monotonic timer.
675
Aaron Durbine5e36302014-09-25 10:05:15 -0500676config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300677 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500678 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300679 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500680 help
681 The board/chipset uses a generic udelay function utilizing the
682 monotonic timer.
683
Aaron Durbin340ca912013-04-30 09:58:12 -0500684config TIMER_QUEUE
685 def_bool n
686 depends on HAVE_MONOTONIC_TIMER
687 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300688 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500689
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500690config COOP_MULTITASKING
691 def_bool n
Raul E Rangel199c45c2021-11-02 11:29:33 -0600692 select TIMER_QUEUE
693 depends on ARCH_X86 && CPU_INFO_V2
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500694 help
695 Cooperative multitasking allows callbacks to be multiplexed on the
Raul E Rangel199c45c2021-11-02 11:29:33 -0600696 main thread. With this enabled it allows for multiple execution paths
697 to take place when they have udelay() calls within their code.
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500698
699config NUM_THREADS
700 int
701 default 4
702 depends on COOP_MULTITASKING
703 help
704 How many execution threads to cooperatively multitask with.
705
Angel Pons9bc780f2021-05-20 16:43:08 +0200706config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
707 bool
708 help
709 Selected by mainboards which implement a mainboard-specific mechanism
710 to access the values for runtime-configurable options. For example, a
711 custom BMC interface or an EEPROM with an externally-imposed layout.
712
Patrick Georgi0588d192009-08-12 15:00:51 +0000713config HAVE_OPTION_TABLE
714 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000715 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000716 help
717 This variable specifies whether a given board has a cmos.layout
718 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000719 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000720
Angel Ponsf206cda2021-05-17 12:12:39 +0200721config CMOS_LAYOUT_FILE
722 string
723 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
724 depends on HAVE_OPTION_TABLE
725
Patrick Georgi0588d192009-08-12 15:00:51 +0000726config PCI_IO_CFG_EXT
727 bool
728 default n
729
730config IOAPIC
731 bool
Kyösti Mälkkic25ecb52021-06-06 08:28:16 +0300732 default y if SMP
Patrick Georgi0588d192009-08-12 15:00:51 +0000733 default n
734
Myles Watson45bb25f2009-09-22 18:49:08 +0000735config USE_WATCHDOG_ON_BOOT
736 bool
737 default n
738
Myles Watson45bb25f2009-09-22 18:49:08 +0000739config GFXUMA
740 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000741 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000742 help
743 Enable Unified Memory Architecture for graphics.
744
Myles Watsonb8e20272009-10-15 13:35:47 +0000745config HAVE_MP_TABLE
746 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000747 help
748 This variable specifies whether a given board has MP table support.
749 It is usually set in mainboard/*/Kconfig.
750 Whether or not the MP table is actually generated by coreboot
751 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000752
753config HAVE_PIRQ_TABLE
754 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000755 help
756 This variable specifies whether a given board has PIRQ table support.
757 It is usually set in mainboard/*/Kconfig.
758 Whether or not the PIRQ table is actually generated by coreboot
759 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000760
Aaron Durbin9420a522015-11-17 16:31:00 -0600761config ACPI_NHLT
762 bool
763 default n
764 help
765 Build support for NHLT (non HD Audio) ACPI table generation.
766
Myles Watsond73c1b52009-10-26 15:14:07 +0000767#These Options are here to avoid "undefined" warnings.
768#The actual selection and help texts are in the following menu.
769
Uwe Hermann168b11b2009-10-07 16:15:40 +0000770menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000771
Myles Watsonb8e20272009-10-15 13:35:47 +0000772config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800773 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
774 bool
775 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000776 help
777 Generate an MP table (conforming to the Intel MultiProcessor
778 specification 1.4) for this board.
779
780 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000781
Myles Watsonb8e20272009-10-15 13:35:47 +0000782config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800783 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
784 bool
785 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000786 help
787 Generate a PIRQ table for this board.
788
789 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000790
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200791config GENERATE_SMBIOS_TABLES
792 depends on ARCH_X86
793 bool "Generate SMBIOS tables"
794 default y
795 help
796 Generate SMBIOS tables for this board.
797
798 If unsure, say Y.
799
Angel Pons437da712021-09-03 16:51:40 +0200800config SMBIOS_TYPE41_PROVIDED_BY_DEVTREE
801 bool
802 depends on ARCH_X86
803 help
804 If enabled, only generate SMBIOS Type 41 entries for PCI devices in
805 the devicetree for which Type 41 information is provided, e.g. with
806 the `smbios_dev_info` devicetree syntax. This is useful to manually
807 assign specific instance IDs to onboard devices irrespective of the
808 device traversal order. It is assumed that instance IDs for devices
809 of the same class are unique.
810 When disabled, coreboot autogenerates SMBIOS Type 41 entries for all
811 appropriate PCI devices in the devicetree. Instance IDs are assigned
812 successive numbers from a monotonically increasing counter, with one
813 counter for each device class.
814
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200815config SMBIOS_PROVIDED_BY_MOBO
816 bool
817 default n
818
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200819config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100820 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
821 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200822 depends on GENERATE_SMBIOS_TABLES
823 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600824 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200825 The Serial Number to store in SMBIOS structures.
826
827config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100828 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
829 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200830 depends on GENERATE_SMBIOS_TABLES
831 default "1.0"
832 help
833 The Version Number to store in SMBIOS structures.
834
835config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100836 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
837 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200838 depends on GENERATE_SMBIOS_TABLES
839 default MAINBOARD_VENDOR
840 help
841 Override the default Manufacturer stored in SMBIOS structures.
842
843config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100844 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
845 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200846 depends on GENERATE_SMBIOS_TABLES
847 default MAINBOARD_PART_NUMBER
848 help
849 Override the default Product name stored in SMBIOS structures.
850
Johnny Linc746a742020-06-03 11:44:22 +0800851config VPD_SMBIOS_VERSION
852 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
853 default n
854 depends on VPD && GENERATE_SMBIOS_TABLES
855 help
856 Selecting this option will read firmware_version from
857 VPD_RO and override SMBIOS type 0 version. One special
858 scenario of using this feature is to assign a BIOS version
859 to a coreboot image without the need to rebuild from source.
860
Myles Watson45bb25f2009-09-22 18:49:08 +0000861endmenu
862
Martin Roth21c06502016-02-04 19:52:27 -0700863source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000864
Uwe Hermann168b11b2009-10-07 16:15:40 +0000865menu "Debugging"
866
Nico Huberd67edca2018-11-13 19:28:07 +0100867comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100868source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100869
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200870comment "BLOB Debug Settings"
871source "src/drivers/intel/fsp*/Kconfig.debug_blob"
872
Nico Huberd67edca2018-11-13 19:28:07 +0100873comment "General Debug Settings"
874
Uwe Hermann168b11b2009-10-07 16:15:40 +0000875# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000876config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000877 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200878 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100879 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000880 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000881 If enabled, you will be able to set breakpoints for gdb debugging.
Elyes Haouas95231b22022-02-16 22:37:44 +0100882 See src/arch/x86/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000883
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200884config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100885 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200886 default n
887 depends on GDB_STUB
888 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100889 If enabled, coreboot will wait for a GDB connection in the ramstage.
890
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200891
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800892config FATAL_ASSERTS
893 bool "Halt when hitting a BUG() or assertion error"
894 default n
895 help
896 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
897
Nico Huber371a6672018-11-13 22:06:40 +0100898config HAVE_DEBUG_GPIO
899 bool
900
901config DEBUG_GPIO
902 bool "Output verbose GPIO debug messages"
903 depends on HAVE_DEBUG_GPIO
904
Stefan Reinauerfe422182012-05-02 16:33:18 -0700905config DEBUG_CBFS
906 bool "Output verbose CBFS debug messages"
907 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700908 help
909 This option enables additional CBFS related debug messages.
910
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000911config HAVE_DEBUG_RAM_SETUP
912 def_bool n
913
Uwe Hermann01ce6012010-03-05 10:03:50 +0000914config DEBUG_RAM_SETUP
915 bool "Output verbose RAM init debug messages"
916 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000917 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000918 help
919 This option enables additional RAM init related debug messages.
920 It is recommended to enable this when debugging issues on your
921 board which might be RAM init related.
922
923 Note: This option will increase the size of the coreboot image.
924
925 If unsure, say N.
926
Myles Watson80e914ff2010-06-01 19:25:31 +0000927config DEBUG_PIRQ
928 bool "Check PIRQ table consistency"
929 default n
930 depends on GENERATE_PIRQ_TABLE
931 help
932 If unsure, say N.
933
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000934config HAVE_DEBUG_SMBUS
935 def_bool n
936
Uwe Hermann01ce6012010-03-05 10:03:50 +0000937config DEBUG_SMBUS
938 bool "Output verbose SMBus debug messages"
939 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000940 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000941 help
942 This option enables additional SMBus (and SPD) debug messages.
943
944 Note: This option will increase the size of the coreboot image.
945
946 If unsure, say N.
947
948config DEBUG_SMI
949 bool "Output verbose SMI debug messages"
950 default n
951 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +0200952 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000953 help
954 This option enables additional SMI related debug messages.
955
956 Note: This option will increase the size of the coreboot image.
957
958 If unsure, say N.
959
Kyösti Mälkki94464472020-06-13 13:45:42 +0300960config DEBUG_PERIODIC_SMI
961 bool "Trigger SMI periodically"
962 depends on DEBUG_SMI
963
Uwe Hermanna953f372010-11-10 00:14:32 +0000964# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
965# printk(BIOS_DEBUG, ...) calls.
966config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -0700967 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800968 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000969 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000970 help
971 This option enables additional malloc related debug messages.
972
973 Note: This option will increase the size of the coreboot image.
974
975 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300976
Marc Jones5b5c52e2020-10-12 11:44:46 -0600977# Only visible if DEBUG_SPEW (8) is set.
978config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -0700979 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -0600980 default n
981 help
982 This option enables additional PCI memory and IO debug messages.
983 Note: This option will increase the size of the coreboot image.
984 If unsure, say N.
985
Kyösti Mälkki66277952018-12-31 15:22:34 +0200986config DEBUG_CONSOLE_INIT
987 bool "Debug console initialisation code"
988 default n
989 help
990 With this option printk()'s are attempted before console hardware
991 initialisation has been completed. Your mileage may vary.
992
993 Typically you will need to modify source in console_hw_init() such
994 that a working console appears before the one you want to debug.
995
996 If unsure, say N.
997
Uwe Hermanna953f372010-11-10 00:14:32 +0000998# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
999# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001000config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -07001001 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001002 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001003 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001004 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001005 help
1006 This option enables additional x86emu related debug messages.
1007
1008 Note: This option will increase the time to emulate a ROM.
1009
1010 If unsure, say N.
1011
Uwe Hermann01ce6012010-03-05 10:03:50 +00001012config X86EMU_DEBUG
1013 bool "Output verbose x86emu debug messages"
1014 default n
1015 depends on PCI_OPTION_ROM_RUN_YABEL
1016 help
1017 This option enables additional x86emu related debug messages.
1018
1019 Note: This option will increase the size of the coreboot image.
1020
1021 If unsure, say N.
1022
1023config X86EMU_DEBUG_JMP
1024 bool "Trace JMP/RETF"
1025 default n
1026 depends on X86EMU_DEBUG
1027 help
1028 Print information about JMP and RETF opcodes from x86emu.
1029
1030 Note: This option will increase the size of the coreboot image.
1031
1032 If unsure, say N.
1033
1034config X86EMU_DEBUG_TRACE
1035 bool "Trace all opcodes"
1036 default n
1037 depends on X86EMU_DEBUG
1038 help
1039 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001040
Uwe Hermann01ce6012010-03-05 10:03:50 +00001041 WARNING: This will produce a LOT of output and take a long time.
1042
1043 Note: This option will increase the size of the coreboot image.
1044
1045 If unsure, say N.
1046
1047config X86EMU_DEBUG_PNP
1048 bool "Log Plug&Play accesses"
1049 default n
1050 depends on X86EMU_DEBUG
1051 help
1052 Print Plug And Play accesses made by option ROMs.
1053
1054 Note: This option will increase the size of the coreboot image.
1055
1056 If unsure, say N.
1057
1058config X86EMU_DEBUG_DISK
1059 bool "Log Disk I/O"
1060 default n
1061 depends on X86EMU_DEBUG
1062 help
1063 Print Disk I/O related messages.
1064
1065 Note: This option will increase the size of the coreboot image.
1066
1067 If unsure, say N.
1068
1069config X86EMU_DEBUG_PMM
1070 bool "Log PMM"
1071 default n
1072 depends on X86EMU_DEBUG
1073 help
1074 Print messages related to POST Memory Manager (PMM).
1075
1076 Note: This option will increase the size of the coreboot image.
1077
1078 If unsure, say N.
1079
1080
1081config X86EMU_DEBUG_VBE
1082 bool "Debug VESA BIOS Extensions"
1083 default n
1084 depends on X86EMU_DEBUG
1085 help
1086 Print messages related to VESA BIOS Extension (VBE) functions.
1087
1088 Note: This option will increase the size of the coreboot image.
1089
1090 If unsure, say N.
1091
1092config X86EMU_DEBUG_INT10
1093 bool "Redirect INT10 output to console"
1094 default n
1095 depends on X86EMU_DEBUG
1096 help
1097 Let INT10 (i.e. character output) calls print messages to debug output.
1098
1099 Note: This option will increase the size of the coreboot image.
1100
1101 If unsure, say N.
1102
1103config X86EMU_DEBUG_INTERRUPTS
1104 bool "Log intXX calls"
1105 default n
1106 depends on X86EMU_DEBUG
1107 help
1108 Print messages related to interrupt handling.
1109
1110 Note: This option will increase the size of the coreboot image.
1111
1112 If unsure, say N.
1113
1114config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1115 bool "Log special memory accesses"
1116 default n
1117 depends on X86EMU_DEBUG
1118 help
1119 Print messages related to accesses to certain areas of the virtual
1120 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1121
1122 Note: This option will increase the size of the coreboot image.
1123
1124 If unsure, say N.
1125
1126config X86EMU_DEBUG_MEM
1127 bool "Log all memory accesses"
1128 default n
1129 depends on X86EMU_DEBUG
1130 help
1131 Print memory accesses made by option ROM.
1132 Note: This also includes accesses to fetch instructions.
1133
1134 Note: This option will increase the size of the coreboot image.
1135
1136 If unsure, say N.
1137
1138config X86EMU_DEBUG_IO
1139 bool "Log IO accesses"
1140 default n
1141 depends on X86EMU_DEBUG
1142 help
1143 Print I/O accesses made by option ROM.
1144
1145 Note: This option will increase the size of the coreboot image.
1146
1147 If unsure, say N.
1148
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001149config X86EMU_DEBUG_TIMINGS
1150 bool "Output timing information"
1151 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001152 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001153 help
1154 Print timing information needed by i915tool.
1155
1156 If unsure, say N.
1157
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001158config DEBUG_SPI_FLASH
1159 bool "Output verbose SPI flash debug messages"
1160 default n
1161 depends on SPI_FLASH
1162 help
1163 This option enables additional SPI flash related debug messages.
1164
Marc Jonesdc12daf2021-04-16 14:26:08 -06001165config DEBUG_IPMI
1166 bool "Output verbose IPMI debug messages"
1167 default n
1168 depends on IPMI_KCS
1169 help
1170 This option enables additional IPMI related debug messages.
1171
Stefan Reinauer8e073822012-04-04 00:07:22 +02001172if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1173# Only visible with the right southbridge and loglevel.
1174config DEBUG_INTEL_ME
1175 bool "Verbose logging for Intel Management Engine"
1176 default n
1177 help
1178 Enable verbose logging for Intel Management Engine driver that
1179 is present on Intel 6-series chipsets.
1180endif
1181
Marc Jones8b522db2020-10-12 11:58:46 -06001182config DEBUG_FUNC
Marc Jonesc6076ef2021-11-11 12:07:46 -07001183 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones8b522db2020-10-12 11:58:46 -06001184 default n
1185 help
1186 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001187 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001188 Note: This option will increase the size of the coreboot image.
1189 If unsure, say N.
1190
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001191config DEBUG_COVERAGE
1192 bool "Debug code coverage"
1193 default n
1194 depends on COVERAGE
1195 help
1196 If enabled, the code coverage hooks in coreboot will output some
1197 information about the coverage data that is dumped.
1198
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001199config DEBUG_BOOT_STATE
1200 bool "Debug boot state machine"
1201 default n
1202 help
1203 Control debugging of the boot state machine. When selected displays
1204 the state boundaries in ramstage.
1205
Nico Hubere84e6252016-10-05 17:43:56 +02001206config DEBUG_ADA_CODE
1207 bool "Compile debug code in Ada sources"
1208 default n
1209 help
1210 Add the compiler switch `-gnata` to compile code guarded by
1211 `pragma Debug`.
1212
Simon Glass46255f72018-07-12 15:26:07 -06001213config HAVE_EM100_SUPPORT
Arthur Heymans1842aa22022-04-17 20:10:41 +02001214 bool
Simon Glass46255f72018-07-12 15:26:07 -06001215 help
1216 This is enabled by platforms which can support using the EM100.
1217
1218config EM100
1219 bool "Configure image for EM100 usage"
1220 depends on HAVE_EM100_SUPPORT
1221 help
1222 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1223 over USB. However it only supports a maximum SPI clock of 20MHz and
1224 single data output. Enable this option to use a 20MHz SPI clock and
1225 disable "Dual Output Fast Read" Support.
1226
1227 On AMD platforms this changes the SPI speed at run-time if the
1228 mainboard code supports this. On supported Intel platforms this works
1229 by changing the settings in the descriptor.bin file.
1230
Uwe Hermann168b11b2009-10-07 16:15:40 +00001231endmenu
1232
Martin Roth8e4aafb2016-12-15 15:25:15 -07001233###############################################################################
1234# Set variables with no prompt - these can be set anywhere, and putting at
1235# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001236
1237source "src/lib/Kconfig"
1238
Myles Watson2e672732009-11-12 16:38:03 +00001239config WARNINGS_ARE_ERRORS
1240 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001241 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001242
Peter Stuge51eafde2010-10-13 06:23:02 +00001243# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1244# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1245# mutually exclusive. One of these options must be selected in the
1246# mainboard Kconfig if the chipset supports enabling and disabling of
1247# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1248# in mainboard/Kconfig to know if the button should be enabled or not.
1249
1250config POWER_BUTTON_DEFAULT_ENABLE
1251 def_bool n
1252 help
1253 Select when the board has a power button which can optionally be
1254 disabled by the user.
1255
1256config POWER_BUTTON_DEFAULT_DISABLE
1257 def_bool n
1258 help
1259 Select when the board has a power button which can optionally be
1260 enabled by the user, e.g. when the board ships with a jumper over
1261 the power switch contacts.
1262
1263config POWER_BUTTON_FORCE_ENABLE
1264 def_bool n
1265 help
1266 Select when the board requires that the power button is always
1267 enabled.
1268
1269config POWER_BUTTON_FORCE_DISABLE
1270 def_bool n
1271 help
1272 Select when the board requires that the power button is always
1273 disabled, e.g. when it has been hardwired to ground.
1274
1275config POWER_BUTTON_IS_OPTIONAL
1276 bool
1277 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1278 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1279 help
1280 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001281
1282config REG_SCRIPT
1283 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001284 default n
1285 help
1286 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001287
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001288config MAX_REBOOT_CNT
1289 int
1290 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001291 help
1292 Internal option that sets the maximum number of bootblock executions allowed
1293 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001294 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001295
Martin Roth8e4aafb2016-12-15 15:25:15 -07001296config UNCOMPRESSED_RAMSTAGE
1297 bool
1298
1299config NO_XIP_EARLY_STAGES
1300 bool
1301 default n if ARCH_X86
1302 default y
1303 help
1304 Identify if early stages are eXecute-In-Place(XIP).
1305
Martin Roth8e4aafb2016-12-15 15:25:15 -07001306config EARLY_CBMEM_LIST
1307 bool
1308 default n
1309 help
1310 Enable display of CBMEM during romstage and postcar.
1311
1312config RELOCATABLE_MODULES
1313 bool
1314 help
1315 If RELOCATABLE_MODULES is selected then support is enabled for
1316 building relocatable modules in the RAM stage. Those modules can be
1317 loaded anywhere and all the relocations are handled automatically.
1318
Martin Roth8e4aafb2016-12-15 15:25:15 -07001319config GENERIC_GPIO_LIB
1320 bool
1321 help
1322 If enabled, compile the generic GPIO library. A "generic" GPIO
1323 implies configurability usually found on SoCs, particularly the
1324 ability to control internal pull resistors.
1325
Martin Roth8e4aafb2016-12-15 15:25:15 -07001326config BOOTBLOCK_CUSTOM
1327 # To be selected by arch, SoC or mainboard if it does not want use the normal
1328 # src/lib/bootblock.c#main() C entry point.
1329 bool
1330
Arthur Heymanse8217b12022-04-05 20:42:07 +02001331config BOOTBLOCK_IN_CBFS
1332 bool
1333 default y if ARCH_X86
1334 help
1335 Select this on platforms that have a top aligned bootblock inside cbfs.
1336
Furquan Shaikh46514c22020-06-11 11:59:07 -07001337config MEMLAYOUT_LD_FILE
1338 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001339 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001340 help
1341 This variable allows SoC/mainboard to supply in a custom linker file
1342 if required. This determines the linker file used for all the stages
1343 (bootblock, romstage, verstage, ramstage, postcar) in
1344 src/arch/${ARCH}/Makefile.inc.
1345
Martin Roth75e5cb72016-12-15 15:05:37 -07001346###############################################################################
1347# Set default values for symbols created before mainboards. This allows the
1348# option to be displayed in the general menu, but the default to be loaded in
1349# the mainboard if desired.
1350config COMPRESS_RAMSTAGE
1351 default y if !UNCOMPRESSED_RAMSTAGE
1352
1353config COMPRESS_PRERAM_STAGES
1354 depends on !ARCH_X86
1355 default y
1356
1357config INCLUDE_CONFIG_FILE
1358 default y
1359
Martin Roth75e5cb72016-12-15 15:05:37 -07001360config BOOTSPLASH_FILE
1361 depends on BOOTSPLASH_IMAGE
1362 default "bootsplash.jpg"
1363
1364config CBFS_SIZE
1365 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301366
1367config HAVE_BOOTBLOCK
1368 bool
1369 default y
1370
1371config HAVE_VERSTAGE
1372 bool
1373 depends on VBOOT_SEPARATE_VERSTAGE
1374 default y
1375
1376config HAVE_ROMSTAGE
1377 bool
1378 default y
1379
Subrata Banikb5962a92019-06-08 12:29:02 +05301380config HAVE_RAMSTAGE
1381 bool
1382 default n if RAMPAYLOAD
1383 default y