blob: ea6f341f7810dc5f920ab37dd12161535b7b6e40 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Arthur Heymans5b528bc2022-03-24 10:38:54 +010073 bool "LLVM/clang"
74 depends on ALLOW_EXPERIMENTAL_CLANG || ARCH_SUPPORTS_CLANG
Uwe Hermannad8c95f2012-04-12 22:00:03 +020075 help
Martin Rotha5a628e82016-01-19 12:01:09 -070076 Use LLVM/clang to build coreboot. To use this, you must build the
77 coreboot version of the clang compiler. Run the command
78 make clang
Arthur Heymans5b528bc2022-03-24 10:38:54 +010079 Note that Clang is not currently working on all architectures.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020080
81 For details see http://clang.llvm.org.
82
Patrick Georgi23d89cc2010-03-16 01:17:19 +000083endchoice
84
Arthur Heymans5b528bc2022-03-24 10:38:54 +010085config ARCH_SUPPORTS_CLANG
86 bool
87 help
88 Opt-in flag for architectures that generally work well with CLANG.
89 By default the option would be hidden.
90
91config ALLOW_EXPERIMENTAL_CLANG
92 bool "Allow experimental LLVM/Clang"
93 depends on !ARCH_SUPPORTS_CLANG
94 help
95 On some architectures CLANG does not work that well.
96 Use this only to try to get CLANG working.
97
Patrick Georgi9b0de712013-12-29 18:45:23 +010098config ANY_TOOLCHAIN
99 bool "Allow building with any toolchain"
100 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +0100101 help
102 Many toolchains break when building coreboot since it uses quite
Martin Roth4ef61b12022-05-28 12:34:44 -0600103 unusual linker features. Unless developers explicitly request it,
Patrick Georgi9b0de712013-12-29 18:45:23 +0100104 we'll have to assume that they use their distro compiler by mistake.
105 Make sure that using patched compilers is a conscious decision.
106
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200108 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000109 default n
110 help
111 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200112
113 Requires the ccache utility in your system $PATH.
114
115 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000116
Martin Roth461c33b2022-09-27 18:13:48 -0600117config IWYU
118 bool "Test platform with include-what-you-use"
119 help
120 This runs each source file through the include-what-you-use tool
121 to check the header includes.
122
Sol Boucher69b88bf2015-02-26 11:47:19 -0800123config FMD_GENPARSER
124 bool "Generate flashmap descriptor parser using flex and bison"
125 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800126 help
127 Enable this option if you are working on the flashmap descriptor
128 parser and made changes to fmd_scanner.l or fmd_parser.y.
129
130 Otherwise, say N to use the provided pregenerated scanner/parser.
131
Martin Rothf411b702017-04-09 19:12:42 -0600132config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200133 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000134 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000135 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100137 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200138
Sol Boucher69b88bf2015-02-26 11:47:19 -0800139 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000140
Angel Pons17852e62021-05-20 15:30:59 +0200141choice
142 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200143 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200144 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100145 default USE_UEFI_VARIABLE_STORE if DRIVERS_EFI_VARIABLE_STORE && \
146 PAYLOAD_EDK2 && SMMSTORE_V2
Angel Pons17852e62021-05-20 15:30:59 +0200147
148config OPTION_BACKEND_NONE
149 bool "None"
150
Joe Korty6d772522010-05-19 18:41:15 +0000151config USE_OPTION_TABLE
152 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000153 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000154 help
155 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200156 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000157
Patrick Rudolph4d66ab52022-03-03 10:16:35 +0100158config USE_UEFI_VARIABLE_STORE
159 bool "Use UEFI variable-store in SPI flash as option backend"
160 depends on DRIVERS_EFI_VARIABLE_STORE
161 depends on SMMSTORE_V2
162 help
163 Enable this option if coreboot shall read/write options from the
164 SMMSTORE region within the SPI flash. The region must be formatted
165 by the payload first before it can be used.
166
Angel Pons9bc780f2021-05-20 16:43:08 +0200167config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
168 bool "Use mainboard-specific option backend"
169 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
170 help
171 Use a mainboard-specific mechanism to access runtime-configurable
172 options.
173
Angel Pons17852e62021-05-20 15:30:59 +0200174endchoice
175
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600176config STATIC_OPTION_TABLE
177 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600178 depends on USE_OPTION_TABLE
179 help
180 Enable this option to reset "CMOS" NVRAM values to default on
181 every boot. Use this if you want the NVRAM configuration to
182 never be modified from its default values.
183
Martin Roth40729a52023-01-04 17:26:21 -0700184config MB_COMPRESS_RAMSTAGE_LZ4
185 bool
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000186 help
Martin Roth40729a52023-01-04 17:26:21 -0700187 Select this in a mainboard to use LZ4 compression by default
188
189choice
190 prompt "Ramstage compression"
191 depends on HAVE_RAMSTAGE && !UNCOMPRESSED_RAMSTAGE
192 default COMPRESS_RAMSTAGE_LZ4 if MB_COMPRESS_RAMSTAGE_LZ4
193 default COMPRESS_RAMSTAGE_LZMA
194
195config COMPRESS_RAMSTAGE_LZMA
196 bool "Compress ramstage with LZMA"
197 help
198 Compress ramstage with LZMA to save memory in the flash image.
199
200config COMPRESS_RAMSTAGE_LZ4
201 bool "Compress ramstage with LZ4"
202 help
203 LZ4 doesn't give as good compression as LZMA, but decompresses much
204 faster. For large binaries such as ramstage, it's typically best to
205 use LZMA, but there can be cases where the faster decompression of
206 LZ4 can lead to a faster boot time. Testing on each individual board
207 is typically going to be needed due to the large number of factors
208 that can influence the decision. Binary size, CPU speed, ROM read
209 speed, cache, and other factors all play a part.
210
211 If you're not sure, stick with LZMA.
212
213endchoice
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000214
Julius Werner09f29212015-09-29 13:51:35 -0700215config COMPRESS_PRERAM_STAGES
216 bool "Compress romstage and verstage with LZ4"
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100217 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -0700218 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700219 help
220 Compress romstage and (if it exists) verstage with LZ4 to save flash
221 space and speed up boot, since the time for reading the image from SPI
222 (and in the vboot case verifying it) is usually much greater than the
Arthur Heymanse146fbd2019-11-04 18:57:06 +0100223 time spent decompressing. Doesn't work for XIP stages for obvious
224 reasons.
Julius Werner09f29212015-09-29 13:51:35 -0700225
Julius Werner99f46832018-05-16 14:14:04 -0700226config COMPRESS_BOOTBLOCK
227 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530228 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700229 help
230 This option can be used to compress the bootblock with LZ4 and attach
231 a small self-decompression stub to its front. This can drastically
232 reduce boot time on platforms where the bootblock is loaded over a
233 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200234 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700235 SoC memlayout and possibly extra support code, it should not be
236 user-selectable. (There's no real point in offering this to the user
237 anyway... if it works and saves boot time, you would always want it.)
238
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200239config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200240 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700241 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200242 help
243 Include the .config file that was used to compile coreboot
244 in the (CBFS) ROM image. This is useful if you want to know which
245 options were used to build a specific coreboot.rom image.
246
Daniele Forsi53847a22014-07-22 18:00:56 +0200247 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200248
Julius Werner4924cdb2022-11-16 17:48:46 -0800249 You can then use cbfstool to extract the config from a final image:
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200250
Julius Werner4924cdb2022-11-16 17:48:46 -0800251 cbfstool coreboot.rom extract -n config -f <output file path>
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200252
253 Alternatively, you can also use cbfstool to print the image
254 contents (including the raw 'config' item we're looking for).
255
256 Example:
257
258 $ cbfstool coreboot.rom print
259 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
260 offset 0x0
261 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600262
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200263 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100264 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200265 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200266 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200267 fallback/payload 0x80dc0 payload 51526
268 config 0x8d740 raw 3324
269 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200270
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700271config COLLECT_TIMESTAMPS
272 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200273 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700274 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200275 Make coreboot create a table of timer-ID/timer-value pairs to
276 allow measuring time spent at different phases of the boot process.
277
Martin Rothb22bbe22018-03-07 15:32:16 -0700278config TIMESTAMPS_ON_CONSOLE
279 bool "Print the timestamp values on the console"
280 default n
281 depends on COLLECT_TIMESTAMPS
282 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200283 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700284
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200285config USE_BLOBS
286 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100287 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200288 help
289 This draws in the blobs repository, which contains binary files that
290 might be required for some chipsets or boards.
291 This flag ensures that a "Free" option remains available for users.
292
Marshall Dawson20ce4002019-10-28 15:55:03 -0600293config USE_AMD_BLOBS
294 bool "Allow AMD blobs repository (with license agreement)"
295 depends on USE_BLOBS
296 help
297 This draws in the amd_blobs repository, which contains binary files
298 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
299 etc. Selecting this item to download or clone the repo implies your
300 agreement to the AMD license agreement. A copy of the license text
301 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
302 and your copy of the license is present in the repo once downloaded.
303
304 Note that for some products, omitting PSP, SMU images, or other items
305 may result in a nonbooting coreboot.rom.
306
Julius Wernerbc1cb382020-06-18 15:03:22 -0700307config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000308 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700309 depends on USE_BLOBS
310 help
311 This draws in the qc_blobs repository, which contains binary files
312 distributed by Qualcomm that are required to build firmware for
313 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
314 firmware). If you say Y here you are implicitly agreeing to the
315 Qualcomm license agreement which can be found at:
316 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
317
318 *****************************************************
319 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
320 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
321 *****************************************************
322
323 Not selecting this option means certain Qualcomm SoCs and related
324 mainboards cannot be built and will be hidden from the "Mainboards"
325 section.
326
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800327config COVERAGE
328 bool "Code coverage support"
329 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800330 help
331 Add code coverage support for coreboot. This will store code
332 coverage information in CBMEM for extraction from user space.
333 If unsure, say N.
334
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700335config UBSAN
336 bool "Undefined behavior sanitizer support"
337 default n
338 help
339 Instrument the code with checks for undefined behavior. If unsure,
340 say N because it adds a small performance penalty and may abort
341 on code that happens to work in spite of the UB.
342
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700343config HAVE_ASAN_IN_ROMSTAGE
344 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700345 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700346
347config ASAN_IN_ROMSTAGE
348 bool
349 default n
350 help
351 Enable address sanitizer in romstage for platform.
352
353config HAVE_ASAN_IN_RAMSTAGE
354 bool
355 default n
356
357config ASAN_IN_RAMSTAGE
358 bool
359 default n
360 help
361 Enable address sanitizer in ramstage for platform.
362
363config ASAN
364 bool "Address sanitizer support"
365 default n
366 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
367 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Arthur Heymans25a0c672022-03-24 00:15:46 +0100368 depends on COMPILER_GCC
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700369 help
370 Enable address sanitizer - runtime memory debugger,
371 designed to find out-of-bounds accesses and use-after-scope bugs.
372
373 This feature consumes up to 1/8 of available memory and brings about
374 ~1.5x performance slowdown.
375
376 If unsure, say N.
377
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700378if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700379 comment "Before using this feature, make sure that "
380 comment "asan_shadow_offset_callback patch is applied to GCC."
381endif
382
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200383choice
384 prompt "Stage Cache for ACPI S3 resume"
Reka Norman166c3032022-12-19 11:11:48 +1100385 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || MAINBOARD_DISABLE_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200386 default TSEG_STAGE_CACHE if SMM_TSEG
387
388config NO_STAGE_CACHE
389 bool "Disabled"
390 help
391 Do not save any component in stage cache for resume path. On resume,
392 all components would be read back from CBFS again.
393
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300394config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200395 bool "TSEG"
396 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200397 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300398 The option enables stage cache support for platform. Platform
399 can stash copies of postcar, ramstage and raw runtime data
400 inside SMM TSEG, to be restored on S3 resume path.
401
402config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200403 bool "CBMEM"
404 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300405 help
406 The option enables stage cache support for platform. Platform
407 can stash copies of postcar, ramstage and raw runtime data
408 inside CBMEM.
409
410 While the approach is faster than reloading stages from boot media
411 it is also a possible attack scenario via which OS can possibly
412 circumvent SMM locks and SPI write protections.
413
414 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200415
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200416endchoice
417
Reka Norman166c3032022-12-19 11:11:48 +1100418config MAINBOARD_DISABLE_STAGE_CACHE
419 bool
420 help
421 Selected by mainboards which wish to disable the stage cache.
422 E.g. mainboards which don't use S3 resume in the field may wish to
423 disable it to save boot time at the cost of increasing S3 resume time.
424
Stefan Reinauer58470e32014-10-17 13:08:36 +0200425config UPDATE_IMAGE
426 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200427 help
428 If this option is enabled, no new coreboot.rom file
429 is created. Instead it is expected that there already
430 is a suitable file for further processing.
431 The bootblock will not be modified.
432
Martin Roth5942e062016-01-20 14:59:21 -0700433 If unsure, select 'N'
434
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400435config BOOTSPLASH_IMAGE
436 bool "Add a bootsplash image"
437 help
438 Select this option if you have a bootsplash image that you would
439 like to add to your ROM.
440
441 This will only add the image to the ROM. To actually run it check
442 options under 'Display' section.
443
444config BOOTSPLASH_FILE
445 string "Bootsplash path and filename"
446 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700447 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400448 help
449 The path and filename of the file to use as graphical bootsplash
Nico Huber799e79d2023-07-16 19:24:13 +0200450 screen. The file format has to be JPEG with YCC 4:2:0 color sampling
451 unless converted with "Pre-process bootsplash file with ImageMagick".
452
453 The image can only be displayed by coreboot if it's smaller or has
454 the same size as the framebuffer resolution. Width and height have
455 to be a multiple of 16 pixels.
456
457 Setting these constraints allows a leaner implementation in coreboot.
458 The minimum necessary ImageMagick command line seems to be:
459 $ convert input.img -colorspace YCC -sampling-factor 4:2:0 bootsplash.jpg
460
461config BOOTSPLASH_CONVERT
462 bool "Pre-process bootsplash file with ImageMagick"
463 depends on BOOTSPLASH_IMAGE
464 help
465 Use ImageMagick (`convert` program) to convert a bootsplash image
466 to the supported JPEG format.
467
468config BOOTSPLASH_CONVERT_QUALITY
469 int "Bootsplash JPEG target quality (%)"
470 depends on BOOTSPLASH_CONVERT
471 range 1 100
472 # Default value set at the end of the file
473
474config BOOTSPLASH_CONVERT_RESIZE
475 bool "Resize bootsplash image"
476 depends on BOOTSPLASH_CONVERT
477 help
478 Resize the image to the given resolution. Aspect ratio will be kept,
479 adding black bars as necessary.
480
481config BOOTSPLASH_CONVERT_RESOLUTION
482 string "Bootsplash image target size"
483 depends on BOOTSPLASH_CONVERT_RESIZE
484 # Default value set at the end of the file
485 help
486 Target image resolution given as <width>x<height>, e.g. 1024x768.
487 Values not divisible by 16 will be rounded down.
488
489 When using coreboot to display the bootsplash image (CONFIG_BOOTSPLASH),
490 set this lower or equal to the minimum resolution you expect.
491
492config BOOTSPLASH_CONVERT_COLORSWAP
493 bool "Swap red and blue color channels"
494 depends on BOOTSPLASH_CONVERT
495 help
496 The JPEG decoder currently ignores the framebuffer color order.
497 If your colors seem all wrong, try this option.
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400498
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700499config FW_CONFIG
500 bool "Firmware Configuration Probing"
501 default n
502 help
503 Enable support for probing devices with fw_config. This is a simple
504 bitmask broken into fields and options for probing.
505
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700506config FW_CONFIG_SOURCE_CHROMEEC_CBI
507 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
508 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
509 default n
510 help
511 This option tells coreboot to read the firmware configuration value
512 from the Google Chrome Embedded Controller CBI interface. This source
513 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
514 found in CBFS.
515
Wonkyu Kim38649732021-11-01 20:15:30 -0700516config FW_CONFIG_SOURCE_CBFS
517 bool "Obtain Firmware Configuration value from CBFS"
518 depends on FW_CONFIG
519 default n
520 help
521 With this option enabled coreboot will look for the 32bit firmware
522 configuration value in CBFS at the selected prefix with the file name
523 "fw_config". This option will override other sources and allow the
524 local image to preempt the mainboard selected source and can be used as
525 FW_CONFIG_SOURCE_CHROMEEC_CBI fallback option.
526
Wonkyu Kim43e26922021-11-01 20:55:25 -0700527config FW_CONFIG_SOURCE_VPD
528 bool "Obtain Firmware Configuration value from VPD"
529 depends on FW_CONFIG && VPD
530 default n
531 help
532 With this option enabled coreboot will look for the 32bit firmware
533 configuration value in VPD key name "fw_config". This option will
534 override other sources and allow the local image to preempt the mainboard
535 selected source and can be used for other FW_CONFIG_SOURCEs fallback option.
536
Nico Huber94cdec62019-06-06 19:36:02 +0200537config HAVE_RAMPAYLOAD
538 bool
539
Subrata Banik7e893a02019-05-06 14:17:41 +0530540config RAMPAYLOAD
541 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530542 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200543 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530544 help
545 If this option is enabled, coreboot flow will skip ramstage
546 loading and execution of ramstage to load payload.
547
548 Instead it is expected to load payload from postcar stage itself.
549
550 In this flow coreboot will perform basic x86 initialization
551 (DRAM resource allocation), MTRR programming,
552 Skip PCI enumeration logic and only allocate BAR for fixed devices
553 (bootable devices, TPM over GSPI).
554
Subrata Banik37bead62020-02-09 19:13:52 +0530555config HAVE_CONFIGURABLE_RAMSTAGE
556 bool
557
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000558config CONFIGURABLE_RAMSTAGE
559 bool "Enable a configurable ramstage."
560 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530561 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000562 help
563 A configurable ramstage allows you to select which parts of the ramstage
564 to run. Currently, we can only select a minimal PCI scanning step.
565 The minimal PCI scanning will only check those parts that are enabled
566 in the devicetree.cb. By convention none of those devices should be bridges.
567
568config MINIMAL_PCI_SCANNING
569 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530570 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000571 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530572 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000573 marked as mandatory in devicetree.cb
Maximilian Brune1d7a9de2022-04-14 14:54:16 +0200574
575menu "Software Bill Of Materials (SBOM)"
576
577source "src/sbom/Kconfig"
578
579endmenu
Uwe Hermannc04be932009-10-05 13:55:28 +0000580endmenu
581
Martin Roth026e4dc2015-06-19 23:17:15 -0600582menu "Mainboard"
583
Stefan Reinauera48ca842015-04-04 01:58:28 +0200584source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000585
Marshall Dawsone9375132016-09-04 08:38:33 -0600586config DEVICETREE
587 string
588 default "devicetree.cb"
589 help
590 This symbol allows mainboards to select a different file under their
591 mainboard directory for the devicetree.cb file. This allows the board
592 variants that need different devicetrees to be in the same directory.
593
594 Examples: "devicetree.variant.cb"
595 "variant/devicetree.cb"
596
Furquan Shaikhf2419982018-06-21 18:50:48 -0700597config OVERRIDE_DEVICETREE
598 string
599 default ""
600 help
601 This symbol allows variants to provide an override devicetree file to
602 override the registers and/or add new devices on top of the ones
603 provided by baseboard devicetree using CONFIG_DEVICETREE.
604
605 Examples: "devicetree.variant-override.cb"
606 "variant/devicetree-override.cb"
607
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200608config FMDFILE
609 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200610 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200611 default ""
612 help
613 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
614 but in some cases more complex setups are required.
615 When an fmd is specified, it overrides the default format.
616
Arthur Heymans965881b2019-09-25 13:18:52 +0200617config CBFS_SIZE
618 hex "Size of CBFS filesystem in ROM"
619 depends on FMDFILE = ""
620 # Default value set at the end of the file
621 help
622 This is the part of the ROM actually managed by CBFS, located at the
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400623 end of the ROM (passed through cbfstool -o) on x86 and at the start
Arthur Heymans965881b2019-09-25 13:18:52 +0200624 of the ROM (passed through cbfstool -s) everywhere else. It defaults
625 to span the whole ROM on all but Intel systems that use an Intel Firmware
626 Descriptor. It can be overridden to make coreboot live alongside other
627 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
628 binaries. This symbol should only be used to generate a default FMAP and
629 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
630
Martin Rothda1ca202015-12-26 16:51:16 -0700631endmenu
632
Martin Rothb09a5692016-01-24 19:38:33 -0700633# load site-local kconfig to allow user specific defaults and overrides
634source "site-local/Kconfig"
635
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200636config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600637 default n
638 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200639
Duncan Laurie8312df42019-02-01 11:33:57 -0800640config SYSTEM_TYPE_TABLET
641 default n
642 bool
643
644config SYSTEM_TYPE_DETACHABLE
645 default n
646 bool
647
648config SYSTEM_TYPE_CONVERTIBLE
649 default n
650 bool
651
Werner Zehc0fb3612016-01-14 15:08:36 +0100652config CBFS_AUTOGEN_ATTRIBUTES
653 default n
654 bool
655 help
656 If this option is selected, every file in cbfs which has a constraint
657 regarding position or alignment will get an additional file attribute
658 which describes this constraint.
659
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000660menu "Chipset"
661
Duncan Lauried2119762015-06-08 18:11:56 -0700662comment "SoC"
Martin Roth7e486862022-06-22 20:58:06 -0600663source "src/soc/*/*/Kconfig"
664source "src/soc/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000665comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200666source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000667comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200668source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100669source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000670comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200671source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100672source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000673comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200674source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000675comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200676source "src/ec/acpi/Kconfig"
677source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000678
Martin Roth59aa2b12015-06-20 16:17:12 -0600679source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600680source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600681
Martin Rothe1523ec2015-06-19 22:30:43 -0600682source "src/arch/*/Kconfig"
683
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700684config CHIPSET_DEVICETREE
685 string
686 default ""
687 help
688 This symbol allows a chipset to provide a set of default settings in
689 a devicetree which are common to all mainboards. This may include
690 devices (including alias names), chip drivers, register settings,
691 and others. This path is relative to the src/ directory.
692
693 Example: "chipset.cb"
694
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000695endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000696
Stefan Reinauera48ca842015-04-04 01:58:28 +0200697source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800698
Rudolf Marekd9c25492010-05-16 15:31:53 +0000699menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200700source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800701source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000702source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700703source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000704endmenu
705
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200706menu "Security"
707
708source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100709source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200710
711endmenu
712
Martin Roth09210a12016-05-17 11:28:23 -0600713source "src/acpi/Kconfig"
714
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500715# This option is for the current boards/chipsets where SPI flash
716# is not the boot device. Currently nearly all boards/chipsets assume
717# SPI flash is the boot device.
718config BOOT_DEVICE_NOT_SPI_FLASH
719 bool
720 default n
721
722config BOOT_DEVICE_SPI_FLASH
723 bool
724 default y if !BOOT_DEVICE_NOT_SPI_FLASH
725 default n
726
Aaron Durbin16c173f2016-08-11 14:04:10 -0500727config BOOT_DEVICE_MEMORY_MAPPED
728 bool
729 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
730 default n
731 help
732 Inform system if SPI is memory-mapped or not.
733
Aaron Durbine8e118d2016-08-12 15:00:10 -0500734config BOOT_DEVICE_SUPPORTS_WRITES
735 bool
736 default n
737 help
738 Indicate that the platform has writable boot device
739 support.
740
Patrick Georgi0770f252015-04-22 13:28:21 +0200741config RTC
742 bool
743 default n
744
Patrick Georgi0588d192009-08-12 15:00:51 +0000745config HEAP_SIZE
746 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500747 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000748 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000749
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700750config STACK_SIZE
751 hex
Arthur Heymans3951bc72022-05-23 23:28:44 +0200752 default 0x2000 if ARCH_X86
Julius Werner66a476a2015-10-12 16:45:21 -0700753 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700754
Patrick Georgi0588d192009-08-12 15:00:51 +0000755config MAX_CPUS
756 int
757 default 1
758
Stefan Reinauera48ca842015-04-04 01:58:28 +0200759source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000760
Arthur Heymanscbc5d3f2023-04-25 15:48:46 +0200761config ACPI_S1_NOT_SUPPORTED
762 bool
763 default n
764 help
765 Set this to 'y' on platforms that do not support ACPI S1 state.
766
Patrick Georgi0588d192009-08-12 15:00:51 +0000767config HAVE_ACPI_RESUME
768 bool
769 default n
770
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100771config DISABLE_ACPI_HIBERNATE
772 bool
773 default n
774 help
775 Removes S4 from the available sleepstates
776
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600777config RESUME_PATH_SAME_AS_BOOT
778 bool
779 default y if ARCH_X86
780 depends on HAVE_ACPI_RESUME
781 help
782 This option indicates that when a system resumes it takes the
783 same path as a regular boot. e.g. an x86 system runs from the
784 reset vector at 0xfffffff0 on both resume and warm/cold boot.
785
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300786config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500787 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300788
789config HAVE_MONOTONIC_TIMER
790 bool
791 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300792 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500793 help
794 The board/chipset provides a monotonic timer.
795
Aaron Durbine5e36302014-09-25 10:05:15 -0500796config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300797 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500798 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300799 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500800 help
801 The board/chipset uses a generic udelay function utilizing the
802 monotonic timer.
803
Aaron Durbin340ca912013-04-30 09:58:12 -0500804config TIMER_QUEUE
805 def_bool n
806 depends on HAVE_MONOTONIC_TIMER
807 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300808 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500809
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500810config COOP_MULTITASKING
811 def_bool n
Raul E Rangel199c45c2021-11-02 11:29:33 -0600812 select TIMER_QUEUE
Arthur Heymansf4c11dc2022-11-01 23:48:32 +0100813 depends on ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500814 help
815 Cooperative multitasking allows callbacks to be multiplexed on the
Raul E Rangel199c45c2021-11-02 11:29:33 -0600816 main thread. With this enabled it allows for multiple execution paths
817 to take place when they have udelay() calls within their code.
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500818
819config NUM_THREADS
820 int
821 default 4
822 depends on COOP_MULTITASKING
823 help
824 How many execution threads to cooperatively multitask with.
825
Angel Pons9bc780f2021-05-20 16:43:08 +0200826config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
827 bool
828 help
829 Selected by mainboards which implement a mainboard-specific mechanism
830 to access the values for runtime-configurable options. For example, a
831 custom BMC interface or an EEPROM with an externally-imposed layout.
832
Patrick Georgi0588d192009-08-12 15:00:51 +0000833config HAVE_OPTION_TABLE
834 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000835 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000836 help
837 This variable specifies whether a given board has a cmos.layout
838 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000839 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000840
Angel Ponsf206cda2021-05-17 12:12:39 +0200841config CMOS_LAYOUT_FILE
842 string
843 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
844 depends on HAVE_OPTION_TABLE
845
Patrick Georgi0588d192009-08-12 15:00:51 +0000846config PCI_IO_CFG_EXT
847 bool
848 default n
849
850config IOAPIC
851 bool
Kyösti Mälkkic25ecb52021-06-06 08:28:16 +0300852 default y if SMP
Patrick Georgi0588d192009-08-12 15:00:51 +0000853 default n
854
Myles Watson45bb25f2009-09-22 18:49:08 +0000855config USE_WATCHDOG_ON_BOOT
856 bool
857 default n
858
Myles Watson45bb25f2009-09-22 18:49:08 +0000859config GFXUMA
860 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000861 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000862 help
863 Enable Unified Memory Architecture for graphics.
864
Myles Watsonb8e20272009-10-15 13:35:47 +0000865config HAVE_MP_TABLE
866 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000867 help
868 This variable specifies whether a given board has MP table support.
869 It is usually set in mainboard/*/Kconfig.
870 Whether or not the MP table is actually generated by coreboot
871 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000872
873config HAVE_PIRQ_TABLE
874 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000875 help
876 This variable specifies whether a given board has PIRQ table support.
877 It is usually set in mainboard/*/Kconfig.
878 Whether or not the PIRQ table is actually generated by coreboot
879 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000880
Aaron Durbin9420a522015-11-17 16:31:00 -0600881config ACPI_NHLT
882 bool
883 default n
884 help
885 Build support for NHLT (non HD Audio) ACPI table generation.
886
Myles Watsond73c1b52009-10-26 15:14:07 +0000887#These Options are here to avoid "undefined" warnings.
888#The actual selection and help texts are in the following menu.
889
Uwe Hermann168b11b2009-10-07 16:15:40 +0000890menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000891
Myles Watsonb8e20272009-10-15 13:35:47 +0000892config GENERATE_MP_TABLE
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300893 prompt "Generate an MP table" if HAVE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800894 bool
Kyösti Mälkkica5a7932021-06-08 08:06:06 +0300895 default HAVE_MP_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000896 help
897 Generate an MP table (conforming to the Intel MultiProcessor
898 specification 1.4) for this board.
899
900 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000901
Myles Watsonb8e20272009-10-15 13:35:47 +0000902config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800903 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
904 bool
905 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000906 help
907 Generate a PIRQ table for this board.
908
909 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000910
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200911config GENERATE_SMBIOS_TABLES
912 depends on ARCH_X86
913 bool "Generate SMBIOS tables"
914 default y
915 help
916 Generate SMBIOS tables for this board.
917
918 If unsure, say Y.
919
Angel Pons437da712021-09-03 16:51:40 +0200920config SMBIOS_TYPE41_PROVIDED_BY_DEVTREE
921 bool
922 depends on ARCH_X86
923 help
924 If enabled, only generate SMBIOS Type 41 entries for PCI devices in
925 the devicetree for which Type 41 information is provided, e.g. with
926 the `smbios_dev_info` devicetree syntax. This is useful to manually
927 assign specific instance IDs to onboard devices irrespective of the
928 device traversal order. It is assumed that instance IDs for devices
929 of the same class are unique.
930 When disabled, coreboot autogenerates SMBIOS Type 41 entries for all
931 appropriate PCI devices in the devicetree. Instance IDs are assigned
932 successive numbers from a monotonically increasing counter, with one
933 counter for each device class.
934
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200935config SMBIOS_PROVIDED_BY_MOBO
936 bool
937 default n
938
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200939if GENERATE_SMBIOS_TABLES
940
Hao Wang634c7a42022-06-14 10:56:40 +0800941config BIOS_VENDOR
942 prompt "SMBIOS BIOS Vendor name"
943 string
944 default "coreboot"
945 help
946 The BIOS Vendor name to store in the SMBIOS Type0 table.
947
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200948config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100949 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
950 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200951 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600952 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200953 The Serial Number to store in SMBIOS structures.
954
955config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100956 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
957 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200958 default "1.0"
959 help
960 The Version Number to store in SMBIOS structures.
961
962config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100963 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
964 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200965 default MAINBOARD_VENDOR
966 help
967 Override the default Manufacturer stored in SMBIOS structures.
968
969config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100970 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
971 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200972 default MAINBOARD_PART_NUMBER
973 help
974 Override the default Product name stored in SMBIOS structures.
975
Johnny Linc746a742020-06-03 11:44:22 +0800976config VPD_SMBIOS_VERSION
977 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
978 default n
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200979 depends on VPD
Johnny Linc746a742020-06-03 11:44:22 +0800980 help
981 Selecting this option will read firmware_version from
982 VPD_RO and override SMBIOS type 0 version. One special
983 scenario of using this feature is to assign a BIOS version
984 to a coreboot image without the need to rebuild from source.
985
Kyösti Mälkki96581b32022-12-16 01:42:44 +0200986endif
987
Myles Watson45bb25f2009-09-22 18:49:08 +0000988endmenu
989
Martin Roth21c06502016-02-04 19:52:27 -0700990source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000991
Uwe Hermann168b11b2009-10-07 16:15:40 +0000992menu "Debugging"
993
Nico Huberd67edca2018-11-13 19:28:07 +0100994comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100995source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100996
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200997comment "BLOB Debug Settings"
998source "src/drivers/intel/fsp*/Kconfig.debug_blob"
999
Nico Huberd67edca2018-11-13 19:28:07 +01001000comment "General Debug Settings"
1001
Uwe Hermann168b11b2009-10-07 16:15:40 +00001002# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +00001003config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +00001004 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +02001005 default n
Arthur Heymans8e980132019-11-04 09:33:04 +01001006 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +00001007 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +00001008 If enabled, you will be able to set breakpoints for gdb debugging.
Elyes Haouas95231b22022-02-16 22:37:44 +01001009 See src/arch/x86/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +00001010
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001011config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +01001012 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001013 default n
1014 depends on GDB_STUB
1015 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +01001016 If enabled, coreboot will wait for a GDB connection in the ramstage.
1017
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +02001018
Julius Wernerd82e0cf2015-02-17 17:27:23 -08001019config FATAL_ASSERTS
1020 bool "Halt when hitting a BUG() or assertion error"
1021 default n
1022 help
1023 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
1024
Nico Huber371a6672018-11-13 22:06:40 +01001025config HAVE_DEBUG_GPIO
1026 bool
1027
1028config DEBUG_GPIO
1029 bool "Output verbose GPIO debug messages"
1030 depends on HAVE_DEBUG_GPIO
1031
Stefan Reinauerfe422182012-05-02 16:33:18 -07001032config DEBUG_CBFS
1033 bool "Output verbose CBFS debug messages"
1034 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -07001035 help
1036 This option enables additional CBFS related debug messages.
1037
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001038config HAVE_DEBUG_RAM_SETUP
1039 def_bool n
1040
Uwe Hermann01ce6012010-03-05 10:03:50 +00001041config DEBUG_RAM_SETUP
1042 bool "Output verbose RAM init debug messages"
1043 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001044 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +00001045 help
1046 This option enables additional RAM init related debug messages.
1047 It is recommended to enable this when debugging issues on your
1048 board which might be RAM init related.
1049
1050 Note: This option will increase the size of the coreboot image.
1051
1052 If unsure, say N.
1053
Myles Watson80e914ff2010-06-01 19:25:31 +00001054config DEBUG_PIRQ
1055 bool "Check PIRQ table consistency"
1056 default n
1057 depends on GENERATE_PIRQ_TABLE
1058 help
1059 If unsure, say N.
1060
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001061config HAVE_DEBUG_SMBUS
1062 def_bool n
1063
Uwe Hermann01ce6012010-03-05 10:03:50 +00001064config DEBUG_SMBUS
1065 bool "Output verbose SMBus debug messages"
1066 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +00001067 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +00001068 help
1069 This option enables additional SMBus (and SPD) debug messages.
1070
1071 Note: This option will increase the size of the coreboot image.
1072
1073 If unsure, say N.
1074
1075config DEBUG_SMI
1076 bool "Output verbose SMI debug messages"
1077 default n
1078 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +02001079 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +00001080 help
1081 This option enables additional SMI related debug messages.
1082
1083 Note: This option will increase the size of the coreboot image.
1084
1085 If unsure, say N.
1086
Kyösti Mälkki94464472020-06-13 13:45:42 +03001087config DEBUG_PERIODIC_SMI
1088 bool "Trigger SMI periodically"
1089 depends on DEBUG_SMI
1090
Uwe Hermanna953f372010-11-10 00:14:32 +00001091# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1092# printk(BIOS_DEBUG, ...) calls.
1093config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -07001094 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001095 bool
Uwe Hermanna953f372010-11-10 00:14:32 +00001096 default n
Uwe Hermanna953f372010-11-10 00:14:32 +00001097 help
1098 This option enables additional malloc related debug messages.
1099
1100 Note: This option will increase the size of the coreboot image.
1101
1102 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +03001103
Marc Jones5b5c52e2020-10-12 11:44:46 -06001104# Only visible if DEBUG_SPEW (8) is set.
1105config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -07001106 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -06001107 default n
1108 help
1109 This option enables additional PCI memory and IO debug messages.
1110 Note: This option will increase the size of the coreboot image.
1111 If unsure, say N.
1112
Kyösti Mälkki66277952018-12-31 15:22:34 +02001113config DEBUG_CONSOLE_INIT
1114 bool "Debug console initialisation code"
1115 default n
1116 help
1117 With this option printk()'s are attempted before console hardware
1118 initialisation has been completed. Your mileage may vary.
1119
1120 Typically you will need to modify source in console_hw_init() such
1121 that a working console appears before the one you want to debug.
1122
1123 If unsure, say N.
1124
Uwe Hermanna953f372010-11-10 00:14:32 +00001125# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
1126# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +00001127config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -07001128 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001129 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001130 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001131 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001132 help
1133 This option enables additional x86emu related debug messages.
1134
1135 Note: This option will increase the time to emulate a ROM.
1136
1137 If unsure, say N.
1138
Uwe Hermann01ce6012010-03-05 10:03:50 +00001139config X86EMU_DEBUG
1140 bool "Output verbose x86emu debug messages"
1141 default n
1142 depends on PCI_OPTION_ROM_RUN_YABEL
1143 help
1144 This option enables additional x86emu related debug messages.
1145
1146 Note: This option will increase the size of the coreboot image.
1147
1148 If unsure, say N.
1149
Elyes Haouas9718e262023-05-01 17:22:03 +02001150if X86EMU_DEBUG
1151
Uwe Hermann01ce6012010-03-05 10:03:50 +00001152config X86EMU_DEBUG_JMP
1153 bool "Trace JMP/RETF"
1154 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001155 help
1156 Print information about JMP and RETF opcodes from x86emu.
1157
1158 Note: This option will increase the size of the coreboot image.
1159
1160 If unsure, say N.
1161
1162config X86EMU_DEBUG_TRACE
1163 bool "Trace all opcodes"
1164 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001165 help
1166 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001167
Uwe Hermann01ce6012010-03-05 10:03:50 +00001168 WARNING: This will produce a LOT of output and take a long time.
1169
1170 Note: This option will increase the size of the coreboot image.
1171
1172 If unsure, say N.
1173
1174config X86EMU_DEBUG_PNP
1175 bool "Log Plug&Play accesses"
1176 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001177 help
1178 Print Plug And Play accesses made by option ROMs.
1179
1180 Note: This option will increase the size of the coreboot image.
1181
1182 If unsure, say N.
1183
1184config X86EMU_DEBUG_DISK
1185 bool "Log Disk I/O"
1186 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001187 help
1188 Print Disk I/O related messages.
1189
1190 Note: This option will increase the size of the coreboot image.
1191
1192 If unsure, say N.
1193
1194config X86EMU_DEBUG_PMM
1195 bool "Log PMM"
1196 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001197 help
1198 Print messages related to POST Memory Manager (PMM).
1199
1200 Note: This option will increase the size of the coreboot image.
1201
1202 If unsure, say N.
1203
1204
1205config X86EMU_DEBUG_VBE
1206 bool "Debug VESA BIOS Extensions"
1207 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001208 help
1209 Print messages related to VESA BIOS Extension (VBE) functions.
1210
1211 Note: This option will increase the size of the coreboot image.
1212
1213 If unsure, say N.
1214
1215config X86EMU_DEBUG_INT10
1216 bool "Redirect INT10 output to console"
1217 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001218 help
1219 Let INT10 (i.e. character output) calls print messages to debug output.
1220
1221 Note: This option will increase the size of the coreboot image.
1222
1223 If unsure, say N.
1224
1225config X86EMU_DEBUG_INTERRUPTS
1226 bool "Log intXX calls"
1227 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001228 help
1229 Print messages related to interrupt handling.
1230
1231 Note: This option will increase the size of the coreboot image.
1232
1233 If unsure, say N.
1234
1235config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1236 bool "Log special memory accesses"
1237 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001238 help
1239 Print messages related to accesses to certain areas of the virtual
1240 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1241
1242 Note: This option will increase the size of the coreboot image.
1243
1244 If unsure, say N.
1245
1246config X86EMU_DEBUG_MEM
1247 bool "Log all memory accesses"
1248 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001249 help
1250 Print memory accesses made by option ROM.
1251 Note: This also includes accesses to fetch instructions.
1252
1253 Note: This option will increase the size of the coreboot image.
1254
1255 If unsure, say N.
1256
1257config X86EMU_DEBUG_IO
1258 bool "Log IO accesses"
1259 default n
Uwe Hermann01ce6012010-03-05 10:03:50 +00001260 help
1261 Print I/O accesses made by option ROM.
1262
1263 Note: This option will increase the size of the coreboot image.
1264
1265 If unsure, say N.
1266
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001267config X86EMU_DEBUG_TIMINGS
1268 bool "Output timing information"
1269 default n
Elyes Haouas9718e262023-05-01 17:22:03 +02001270 depends on HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001271 help
1272 Print timing information needed by i915tool.
1273
1274 If unsure, say N.
1275
Elyes Haouas9718e262023-05-01 17:22:03 +02001276endif
1277
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001278config DEBUG_SPI_FLASH
1279 bool "Output verbose SPI flash debug messages"
1280 default n
1281 depends on SPI_FLASH
1282 help
1283 This option enables additional SPI flash related debug messages.
1284
Marc Jonesdc12daf2021-04-16 14:26:08 -06001285config DEBUG_IPMI
1286 bool "Output verbose IPMI debug messages"
1287 default n
1288 depends on IPMI_KCS
1289 help
1290 This option enables additional IPMI related debug messages.
1291
Stefan Reinauer8e073822012-04-04 00:07:22 +02001292if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1293# Only visible with the right southbridge and loglevel.
1294config DEBUG_INTEL_ME
1295 bool "Verbose logging for Intel Management Engine"
1296 default n
1297 help
1298 Enable verbose logging for Intel Management Engine driver that
1299 is present on Intel 6-series chipsets.
1300endif
1301
Marc Jones8b522db2020-10-12 11:58:46 -06001302config DEBUG_FUNC
Marc Jonesc6076ef2021-11-11 12:07:46 -07001303 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones8b522db2020-10-12 11:58:46 -06001304 default n
1305 help
1306 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001307 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001308 Note: This option will increase the size of the coreboot image.
1309 If unsure, say N.
1310
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001311config DEBUG_COVERAGE
1312 bool "Debug code coverage"
1313 default n
1314 depends on COVERAGE
1315 help
1316 If enabled, the code coverage hooks in coreboot will output some
1317 information about the coverage data that is dumped.
1318
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001319config DEBUG_BOOT_STATE
1320 bool "Debug boot state machine"
1321 default n
1322 help
1323 Control debugging of the boot state machine. When selected displays
1324 the state boundaries in ramstage.
1325
Nico Hubere84e6252016-10-05 17:43:56 +02001326config DEBUG_ADA_CODE
1327 bool "Compile debug code in Ada sources"
1328 default n
1329 help
1330 Add the compiler switch `-gnata` to compile code guarded by
1331 `pragma Debug`.
1332
Simon Glass46255f72018-07-12 15:26:07 -06001333config HAVE_EM100_SUPPORT
Arthur Heymans1842aa22022-04-17 20:10:41 +02001334 bool
Simon Glass46255f72018-07-12 15:26:07 -06001335 help
1336 This is enabled by platforms which can support using the EM100.
1337
1338config EM100
1339 bool "Configure image for EM100 usage"
1340 depends on HAVE_EM100_SUPPORT
1341 help
1342 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1343 over USB. However it only supports a maximum SPI clock of 20MHz and
1344 single data output. Enable this option to use a 20MHz SPI clock and
1345 disable "Dual Output Fast Read" Support.
1346
1347 On AMD platforms this changes the SPI speed at run-time if the
1348 mainboard code supports this. On supported Intel platforms this works
1349 by changing the settings in the descriptor.bin file.
1350
Arthur Heymans0ad766c2023-06-07 10:45:59 +02001351config DEBUG_ACPICA_COMPATIBLE
1352 bool "Print out ACPI tables in ACPICA compatible format"
1353 depends on HAVE_ACPI_TABLES
1354 help
1355 Select this to print out ACPI tables in an ACPICA compatible
1356 format. Set the console loglevel to verbosity 'SPEW'.
1357 To analyze ACPI tables capture the coreboot log between
1358 "Printing ACPI in ACPICA compatible table" and "Done printing
1359 ACPI in ACPICA compatible table".
1360 Remove the prefix "[SPEW ] " and then issue 'acpixtract -a dump'
1361 to extract all the tables. Then use 'iasl -d' on the .dat files
1362 to decompile the tables.
1363
Uwe Hermann168b11b2009-10-07 16:15:40 +00001364endmenu
1365
Martin Roth8e4aafb2016-12-15 15:25:15 -07001366###############################################################################
1367# Set variables with no prompt - these can be set anywhere, and putting at
1368# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001369
1370source "src/lib/Kconfig"
1371
Myles Watson2e672732009-11-12 16:38:03 +00001372config WARNINGS_ARE_ERRORS
1373 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001374 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001375
Peter Stuge51eafde2010-10-13 06:23:02 +00001376# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1377# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1378# mutually exclusive. One of these options must be selected in the
1379# mainboard Kconfig if the chipset supports enabling and disabling of
1380# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1381# in mainboard/Kconfig to know if the button should be enabled or not.
1382
1383config POWER_BUTTON_DEFAULT_ENABLE
1384 def_bool n
1385 help
1386 Select when the board has a power button which can optionally be
1387 disabled by the user.
1388
1389config POWER_BUTTON_DEFAULT_DISABLE
1390 def_bool n
1391 help
1392 Select when the board has a power button which can optionally be
1393 enabled by the user, e.g. when the board ships with a jumper over
1394 the power switch contacts.
1395
1396config POWER_BUTTON_FORCE_ENABLE
1397 def_bool n
1398 help
1399 Select when the board requires that the power button is always
1400 enabled.
1401
1402config POWER_BUTTON_FORCE_DISABLE
1403 def_bool n
1404 help
1405 Select when the board requires that the power button is always
1406 disabled, e.g. when it has been hardwired to ground.
1407
1408config POWER_BUTTON_IS_OPTIONAL
1409 bool
1410 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1411 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1412 help
1413 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001414
1415config REG_SCRIPT
1416 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001417 default n
1418 help
1419 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001420
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001421config MAX_REBOOT_CNT
1422 int
1423 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001424 help
1425 Internal option that sets the maximum number of bootblock executions allowed
1426 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001427 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001428
Martin Roth8e4aafb2016-12-15 15:25:15 -07001429config UNCOMPRESSED_RAMSTAGE
1430 bool
1431
1432config NO_XIP_EARLY_STAGES
1433 bool
1434 default n if ARCH_X86
1435 default y
1436 help
1437 Identify if early stages are eXecute-In-Place(XIP).
1438
Martin Roth8e4aafb2016-12-15 15:25:15 -07001439config EARLY_CBMEM_LIST
1440 bool
1441 default n
1442 help
1443 Enable display of CBMEM during romstage and postcar.
1444
1445config RELOCATABLE_MODULES
1446 bool
1447 help
1448 If RELOCATABLE_MODULES is selected then support is enabled for
1449 building relocatable modules in the RAM stage. Those modules can be
1450 loaded anywhere and all the relocations are handled automatically.
1451
Martin Roth8e4aafb2016-12-15 15:25:15 -07001452config GENERIC_GPIO_LIB
1453 bool
1454 help
1455 If enabled, compile the generic GPIO library. A "generic" GPIO
1456 implies configurability usually found on SoCs, particularly the
1457 ability to control internal pull resistors.
1458
Martin Roth8e4aafb2016-12-15 15:25:15 -07001459config BOOTBLOCK_CUSTOM
1460 # To be selected by arch, SoC or mainboard if it does not want use the normal
1461 # src/lib/bootblock.c#main() C entry point.
1462 bool
1463
Arthur Heymanse8217b12022-04-05 20:42:07 +02001464config BOOTBLOCK_IN_CBFS
1465 bool
1466 default y if ARCH_X86
1467 help
1468 Select this on platforms that have a top aligned bootblock inside cbfs.
1469
Furquan Shaikh46514c22020-06-11 11:59:07 -07001470config MEMLAYOUT_LD_FILE
1471 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001472 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001473 help
1474 This variable allows SoC/mainboard to supply in a custom linker file
1475 if required. This determines the linker file used for all the stages
1476 (bootblock, romstage, verstage, ramstage, postcar) in
1477 src/arch/${ARCH}/Makefile.inc.
1478
Martin Roth75e5cb72016-12-15 15:05:37 -07001479###############################################################################
1480# Set default values for symbols created before mainboards. This allows the
1481# option to be displayed in the general menu, but the default to be loaded in
1482# the mainboard if desired.
Martin Roth75e5cb72016-12-15 15:05:37 -07001483config COMPRESS_PRERAM_STAGES
Arthur Heymanse146fbd2019-11-04 18:57:06 +01001484 depends on (HAVE_ROMSTAGE || HAVE_VERSTAGE) && NO_XIP_EARLY_STAGES
Martin Roth75e5cb72016-12-15 15:05:37 -07001485 default y
1486
1487config INCLUDE_CONFIG_FILE
1488 default y
1489
Martin Roth75e5cb72016-12-15 15:05:37 -07001490config BOOTSPLASH_FILE
1491 depends on BOOTSPLASH_IMAGE
1492 default "bootsplash.jpg"
1493
Nico Huber799e79d2023-07-16 19:24:13 +02001494config BOOTSPLASH_CONVERT_QUALITY
1495 depends on BOOTSPLASH_CONVERT
1496 default 80
1497
1498config BOOTSPLASH_CONVERT_RESOLUTION
1499 depends on BOOTSPLASH_CONVERT_RESIZE
1500 default "1024x768"
1501
Martin Roth75e5cb72016-12-15 15:05:37 -07001502config CBFS_SIZE
1503 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301504
1505config HAVE_BOOTBLOCK
1506 bool
1507 default y
1508
1509config HAVE_VERSTAGE
1510 bool
1511 depends on VBOOT_SEPARATE_VERSTAGE
1512 default y
1513
1514config HAVE_ROMSTAGE
1515 bool
1516 default y
1517
Subrata Banikb5962a92019-06-08 12:29:02 +05301518config HAVE_RAMSTAGE
1519 bool
1520 default n if RAMPAYLOAD
1521 default y